Devices Being Of Two Or More Types, E.g., Forming Hybrid Circuits (epo) Patents (Class 257/E25.029)
  • Patent number: 11765531
    Abstract: A hearing aid comprising a microphone, a receiver, hearing aid electronics coupled to the microphone and the receiver, and conductive traces overlaying an insulator, the conductive traces configured to interconnect the hearing aid electronics and to follow non-planar contours of the insulator. Examples are provided wherein the insulator includes a hearing aid housing.
    Type: Grant
    Filed: July 12, 2021
    Date of Patent: September 19, 2023
    Assignee: Starkey Laboratories, Inc.
    Inventors: Douglas F. Link, David Prchal, Sidney A. Higgins
  • Patent number: 11533824
    Abstract: A method for producing a power semiconductor module arrangement includes: arranging a semiconductor substrate in a housing, the housing including a through hole extending through a component of the housing; inserting a pin or bolt into the through hole such that an upper end of the pin/bolt is not inserted into the through hole; arranging a printed circuit board on the housing; arranging the housing on a heat sink having a hole, the housing being arranged on the heat sink such that the through hole is aligned with the hole in the heat sink; and by way of a first pressing tool, exerting a force on a defined contact area of the printed circuit board and pressing the pin/bolt into the hole in the heat sink, wherein the defined contact area is arranged directly above the pin/bolt.
    Type: Grant
    Filed: June 14, 2021
    Date of Patent: December 20, 2022
    Assignee: Infineon Technologies AG
    Inventors: Regina Nottelmann, Andre Arens, Michael Ebli, Alexander Herbrandt, Ulrich Michael Georg Schwarzer, Alparslan Takkac
  • Patent number: 11107753
    Abstract: Implementations of semiconductor packages may include: a substrate having one or more traces on a first side and one or more traces on a second side of the substrate. The substrate may be rigid. The packages may include at least one die mechanically and electrically coupled to the first side of the substrate. The die may be a high voltage die. The package may include one or more traces along one or more edges of the substrate. The one or more traces along the one or more edges of the substrate provide electrical connectivity between the one or more traces on the first side of the substrate and the one or more traces on the second side of the substrate. The package may also include a molding compound encapsulating at least the first and the one or more edges of the ceramic substrate.
    Type: Grant
    Filed: November 28, 2018
    Date of Patent: August 31, 2021
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Stephen St. Germain, Roger Arbuthnot, David Billings, Andrew Celaya
  • Patent number: 11019718
    Abstract: A highly efficient, multi-layered, single component sided circuit board layout design providing reduced parasitic inductance for power switched circuits. Mounted on the top board are one or more transistor switches, one or more loads, and one or more capacitors. The switches and capacitors form a loop with very low parasitic inductance. The loads may be a part of the loop, i.e. in series with the switches and capacitors, or may be connected to two or more nodes of the loop to form additional loops with common vertices. Parallel wide conductors carry the switch load current resulting in a low inductance path for the power loop. The power loop and gate loop current travel in opposite directions and are well separated, minimizing common source inductance (CSI) and maximizing switching speed.
    Type: Grant
    Filed: May 12, 2020
    Date of Patent: May 25, 2021
    Assignee: Efficient Power Conversion Corporation
    Inventors: John S. Glaser, Michael A. de Rooij
  • Patent number: 10986281
    Abstract: The present disclosure relates to a pinhole camera, an electronic apparatus and a manufacturing method, an electronic apparatus and a manufacturing method by which further reduction in profile can be achieved. The pinhole camera includes a semiconductor substrate on which a pixel array unit on which a plurality of pixels are arranged in an array is formed, a protective substrate stacked on an on-chip lens arranged corresponding to a pixel array unit of the semiconductor substrate through a seal resin, and a light shielding film formed on the protective substrate and configured to block light to be irradiated upon the semiconductor substrate. A pinhole is formed in the light shielding film. The present technology can be applied, for example, to a CMOS image sensor of the stacked type.
    Type: Grant
    Filed: July 15, 2016
    Date of Patent: April 20, 2021
    Assignee: SONY CORPORATION
    Inventors: Naoki Komai, Takashi Sakairi
  • Patent number: 10777499
    Abstract: A conductive thin-film thinner than the undersurface electrode is provided outside the undersurface electrode on the undersurface of the ceramic substrate and connected to the undersurface electrode. A length from an outer circumferential part of the undersurface electrode to an outer circumferential pert of the ceramic substrate is equal to a length from an outer circumferential part of the top surface electrode to an outer circumferential part of the ceramic substrate. A thickness of the conductive thin-film is half or less than a thickness of the ceramic substrate.
    Type: Grant
    Filed: May 3, 2018
    Date of Patent: September 15, 2020
    Assignee: Mitsubishi Electric Corporation
    Inventor: Yasuo Tanaka
  • Patent number: 10566966
    Abstract: A semiconductor device of the present invention suppresses high frequency noise caused in a semiconductor device incorporating SiC elements. The semiconductor device includes semiconductor elements connected in series, a SiC diode element connected in parallel to the semiconductor element, and an oscillation suppressing circuit being connected in parallel to the semiconductor element and the SiC diode element and suppressing voltage fluctuation caused in the SiC diode element in response to turn-ons of the semiconductor element. The oscillation suppressing circuit suppresses voltage fluctuation caused in the SiC diode element in response to turn-ons of the semiconductor element thereby improving reliability of the semiconductor device.
    Type: Grant
    Filed: June 25, 2018
    Date of Patent: February 18, 2020
    Assignee: FUJI ELECTRIC CO., LTD.
    Inventors: Naotaka Matsuda, Seiki Igarashi, Hideaki Kakiki, Susumu Iwamoto
  • Patent number: 10559561
    Abstract: Examples herein describe techniques for isolating portions of an IC that include sensitive components (e.g., inductors or capacitors) from return current in a grounding plane. An output current generated by a transmitter or driver in an IC can generate a magnetic field which induces return current in the grounding plane. If the return current is proximate the sensitive components, the return current can inject noise which can negatively impact other components in the IC. To isolate the sensitive components from the return current, embodiments herein include forming slots through the grounding structure which includes the grounding plane on one or more sides of the sensitive components.
    Type: Grant
    Filed: January 19, 2018
    Date of Patent: February 11, 2020
    Assignee: XILINX, INC.
    Inventors: Zhaoyin D. Wu, Parag Upadhyaya, Kun-Yung Chang
  • Patent number: 10541590
    Abstract: A fluid machine includes a housing including a suction port through which fluid is drawn, an electric motor accommodated in the housing, and a drive device configured to drive the electric motor. The drive device includes a circuit board, a heat-generating component, and a metal member. The circuit board includes a pattern wire. The circuit board is opposed to an outer surface of the housing. The heat-generating component is located between the circuit board and the outer surface of the housing and spaced apart from the circuit board. The heat-generating component generates electromagnetic noise. The metal member is at least partially located between the circuit board and the heat-generating component. The metal member is configured to transmit heat from the heat-generating component to the housing and absorb or block the electromagnetic noise.
    Type: Grant
    Filed: March 29, 2017
    Date of Patent: January 21, 2020
    Assignee: KABUSHIKI KAISHA TOYOTA JIDOSHOKKI
    Inventors: Fumihiro Kagawa, Atsushi Naito, Yusuke Kinoshita
  • Patent number: 8816497
    Abstract: An electronic component includes a III-N transistor and a III-N rectifying device both encased in a single package. A gate electrode of the III-N transistor is electrically connected to a first lead of the single package or to a conductive structural portion of the single package, a drain electrode of the III-N transistor is electrically connected to a second lead of the single package and to a first electrode of the III-N rectifying device, and a second electrode of the III-N rectifying device is electrically connected to a third lead of the single package.
    Type: Grant
    Filed: January 8, 2010
    Date of Patent: August 26, 2014
    Assignee: Transphorm Inc.
    Inventor: Yifeng Wu
  • Patent number: 8809972
    Abstract: One embodiment discloses an apparatus integrating a microelectromechanical system device with a circuit chip which comprises a circuit chip, a microelectromechanical system device, a sealing ring, and a lid. The circuit chip comprises a substrate and a plurality of metal bonding areas. The substrate has an active surface with electrical circuit area, and the metal bonding areas are disposed on the active surface and electrically connected to the electrical circuits. The microelectromechanical system device comprises a plurality of bases and at least one sensing element. The bases are connected to at least one of the metal bonding areas. The at least one sensing element is elastically connected to the bases. The sealing ring surrounds the bases, and is connected to at least one of the metal bonding areas. The lid is opposite to the active surface of the circuit chip, and is connected to the sealing ring to have a hermetic chamber which seals the sensing element and the active surface of the circuit chip.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: August 19, 2014
    Assignee: Industrial Technology Research Institute
    Inventors: Chao Ta Huang, Shih Ting Lin, Yu Wen Hsu
  • Patent number: 8809980
    Abstract: An infrared sensor according to the present invention includes a semiconductor substrate, a thin-film pyroelectric element made of lead titanate zirconate and disposed on the semiconductor substrate, a coating film coating the pyroelectric element and having a topmost surface that forms a light receiving surface for infrared rays, and a cavity formed to a shape dug in from a top surface of the semiconductor substrate at a portion opposite to the pyroelectric element and thermally isolates the pyroelectric element from the semiconductor substrate.
    Type: Grant
    Filed: February 28, 2011
    Date of Patent: August 19, 2014
    Assignee: Rohm Co., Ltd.
    Inventor: Goro Nakatani
  • Patent number: 8809951
    Abstract: Chip packages having power management integrated circuits are described. Power management integrated circuits can be combined with on-chip passive devices, and can provide voltage regulation, voltage conversion, dynamic voltage scaling, and battery management or charging. The on-chip passive devices can include inductors, capacitors, or resistors. Power management using a built-in voltage regulator or converter can provide for immediate adjustment of the voltage range to that which is needed. This improvement allows for easier control of electrical devices of different working voltages and decreases response time of electrical devices. Related fabrication techniques are described.
    Type: Grant
    Filed: September 23, 2013
    Date of Patent: August 19, 2014
    Assignee: Megit Acquisition Corp.
    Inventors: Mou-Shiung Lin, Jin-Yuan Lee
  • Patent number: 8710676
    Abstract: A stacked structure and a stacked method for a three-dimensional integrated circuit are provided. The provided stacked method includes separating a logic chip into a function chip and an I/O chip; stacking the function chip above the I/O chip; and stacking at least one memory chip between the function chip and the I/O chip.
    Type: Grant
    Filed: January 7, 2011
    Date of Patent: April 29, 2014
    Assignee: Industrial Technology Research Institute
    Inventors: Yung-Fa Chou, Ding-Ming Kwai
  • Patent number: 8704329
    Abstract: SOI devices for plasma display panel driver chip, include a substrate, a buried oxide layer and an n-type SOI layer in a bottom-up order, where the SOI layer is integrated with an HV-NMOS device, an HV-PMOS device, a Field-PMOS device, an LIGBT device, a CMOS device, an NPN device, a PNP device and an HV-PNP device; the SOI layer includes an n+ doped region within the SOI layer at an interface between the n-type SOI layer and the buried oxide layer; and the n+ doped region has a higher doping concentration than the n-type SOI layer.
    Type: Grant
    Filed: December 29, 2010
    Date of Patent: April 22, 2014
    Assignee: University of Electronic Science and Technology of China
    Inventors: Ming Qiao, Bo Luo, Xi Hu, Jun Ye, Bo Zhang, Zhaoji Li
  • Publication number: 20140043148
    Abstract: A three-dimensional integrated circuit (3DIC) and wireless information access methods thereof are provided. The proposed 3DIC includes a semiconductor structure, and a wireless power device (WPD) formed on the semiconductor structure for wirelessly receiving a power for operating a function selected from a group consisting of probing the semiconductor structure, testing the semiconductor structure and accessing a first information from the semiconductor structure.
    Type: Application
    Filed: August 10, 2012
    Publication date: February 13, 2014
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Mill-Jer WANG, Chewn-Pu Jou, Ching-Nen Peng, Huan-Neng Chen, Hung-Chih Lin, Kuang Kai Yen, Hao Chen, Feng Wei Kuo, Ming-Chieh Liu, Tsung-Hsiung Li
  • Patent number: 8643174
    Abstract: One or more heating elements are disposed on a semiconductor substrate proximate a temperature sensitive circuit disposed on the substrate (e.g., bandgap circuit, oscillator). The heater element(s) can be controlled to heat the substrate and elevate the temperature of the circuit to one or more temperature points. One or more temperature measurements can be made at each of the one or more temperature points for calibrating one or more reference values of the circuit (e.g., bandgap voltage).
    Type: Grant
    Filed: July 3, 2012
    Date of Patent: February 4, 2014
    Assignee: Atmel Corporation
    Inventor: Terje Saether
  • Publication number: 20130307611
    Abstract: A multi-chip package includes first and second semiconductor chips each configured to perform first and second operations having different current consumptions. The first and second semiconductor chips perform the first operation in response to an enable control signal transmitted from one of the first and second semiconductor chips to the other and transmitted from the other back to the one.
    Type: Application
    Filed: August 10, 2012
    Publication date: November 21, 2013
    Inventors: Won-Kyung KANG, Sam-Kyu WON
  • Patent number: 8569881
    Abstract: A semiconductor device includes a baseplate and a first and a second insulated gate bipolar transistor (IGBT) substrate coupled to the baseplate. The semiconductor device includes a first and a second diode substrate coupled to the baseplate and a first, a second, and a third control substrate coupled to the baseplate. Bond wires couple the first and second IGBT substrates to the first control substrate. Bond wires couple the first and second IGBT substrates to the second control substrate via the first and second diode substrates, and bond wires couple the first and second IGBT substrates to the third control substrate via the second diode substrate.
    Type: Grant
    Filed: September 8, 2010
    Date of Patent: October 29, 2013
    Assignee: Infineon Technologies AG
    Inventors: Reinhold Spanke, Waleri Brekel, Ivonne Benzler
  • Publication number: 20130222401
    Abstract: According to the embodiments, a semiconductor package includes a semiconductor chip, a first conductive layer, a second conductive layer, and a power feeder. The semiconductor chip is provided on a substrate, is sealed with a resin, and contains a transmission/reception circuit. The first conductive layer is grounded and covers a first region on a surface of the resin. The second conductive layer is not grounded and covers a second region on the surface of the resin other than the first region. A power feeder electrically connects the semiconductor chip to the second conductive layer.
    Type: Application
    Filed: August 31, 2012
    Publication date: August 29, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Takayoshi ITO, Koh HASHIMOTO, Yukako TSUTSUMI, Koji AKITA, Keiju YAMADA
  • Patent number: 8476689
    Abstract: A low cost IC solution is disclosed in accordance with an embodiment to provide Super CMOS microelectronics macros. Hereinafter, the Super CMOS or Schottky CMOS all refer to SCMOS. The SCMOS device solutions with a niche circuit element, the complementary low threshold Schottky barrier diode pairs (SBD) made by selected metal barrier contacts (Co/Ti) to P- and N- Si beds of the CMOS transistors. A DTL like new circuit topology and designed wide contents of broad product libraries, which used the integrated SBD and transistors (BJT, CMOS, and Flash versions) as basic components. The macros are composed of diodes that are selectively attached to the diffusion bed of the transistors, configuring them to form generic logic gates, memory cores, and analog functional blocks from simple to the complicated, from discrete components to all grades of VLSI chips. Solar photon voltaic electricity conversion and bio-lab-on-a-chip are two newly extended fields of the SCMOS IC applications.
    Type: Grant
    Filed: December 23, 2008
    Date of Patent: July 2, 2013
    Inventor: Augustine Wei-Chun Chang
  • Publication number: 20130134544
    Abstract: An energy harvesting integrated circuit (IC) includes electrical connectors, each having a portion of a first material and a portion of a second material. The first and the second materials have a thermoelectric potential. The IC includes a trace of the first material coupled to the first material of each electrical connector, and a trace of the second material coupled to the second material of each electrical connector and the first trace. A portion of the second trace extends away from a portion of the first trace. The IC has charge storing elements coupled to the first and/or second traces. The first material and the second material are heated to create an electron flow from a thermal gradient between a first zone of the heated first and second materials and a second zone of the first and the second materials away from the first zone.
    Type: Application
    Filed: November 28, 2011
    Publication date: May 30, 2013
    Applicant: QUALCOMM INCORPORATED
    Inventor: Henry L. Sanchez
  • Patent number: 8415790
    Abstract: The present invention relates to a semiconductor package and a method for making the same. The semiconductor package includes a substrate, a first capacitor, a first protective layer, a first metal layer and a second protective layer. The substrate has at least one via structure. The first capacitor is disposed on a first surface of the substrate. The first protective layer encapsulates the first capacitor. The first metal layer is disposed on the first protective layer, and includes a first inductor. The second protective layer encapsulates the first inductor. Whereby, the first inductor, the first capacitor and the via structure are integrated into the semiconductor package, so that the size of the product is reduced.
    Type: Grant
    Filed: June 8, 2010
    Date of Patent: April 9, 2013
    Assignee: Advance Semiconductor Engineering, Inc.
    Inventors: Chien-Hua Chen, Teck-Chong Lee
  • Patent number: 8399994
    Abstract: A semiconductor chip includes a body part having a first surface and a second surface facing away from the first surface, and an opening passing from the first surface to the second surface of the body part.
    Type: Grant
    Filed: October 28, 2011
    Date of Patent: March 19, 2013
    Assignee: SK Hynix Inc.
    Inventors: Hee Ra Roh, Il Hwan Cho, Jae Min Kim, Hyun Chul Seo, Dong Hwan Seol
  • Publication number: 20130056881
    Abstract: The present invention discloses a discrete three-dimensional memory (3D-M). It is partitioned into at least two discrete dice: a memory-array die and a peripheral-circuit die. The memory-array die comprises at least a 3D-M array, which is built in a 3-D space. The peripheral-circuit die comprises at least a peripheral-circuit component, which is built on a 2-D plane. At least one peripheral-circuit component of the 3D-M is formed in the peripheral-circuit die instead of in the memory-array die. The array efficiency of the memory-array die can be larger than 70%.
    Type: Application
    Filed: August 22, 2012
    Publication date: March 7, 2013
    Applicant: CHENGDU HAICUN IP TECHNOLOGY LLC
    Inventor: Guobiao ZHANG
  • Publication number: 20130056730
    Abstract: A technique capable of promoting miniaturization of an RF power module used in a mobile phone etc. is provided. A directional coupler is formed inside a semiconductor chip in which an amplification part of the RF power module is formed. A sub-line of the directional coupler is formed in the same layer as a drain wire coupled to the drain region of an LDMOSFET, which will serve as the amplification part of the semiconductor chip. Due to this, the predetermined drain wire is used as a main line and the directional coupler is configured by a sub-line arranged in parallel to the main line via an insulating film, together with the main line.
    Type: Application
    Filed: November 1, 2012
    Publication date: March 7, 2013
    Inventors: Satoshi SAKURAI, Satoshi GOTO, Toru FUJIOKA
  • Publication number: 20130043940
    Abstract: Embodiments disclosed herein provide for a circuit including first die having an active side and a backside, wherein the first die is flip-chip mounted to a carrier. The circuit also includes a second die stacked on the backside of the first die, wherein the second die is stacked on the first die such that a backside of the second die is facing the backside of the first die and an active side of the second die faces away from the first die.
    Type: Application
    Filed: January 26, 2012
    Publication date: February 21, 2013
    Applicant: INTERSIL AMERICAS LLC
    Inventors: Francois Hebert, Steven R. Rivet, Michael Althar, Peter Oaklander
  • Patent number: 8368173
    Abstract: The present invention relates to a semiconductor package and a method for making the same. The semiconductor package includes a base material, a first metal layer, a first dielectric layer, a first upper electrode and a first protective layer. The first metal layer is disposed on a first surface of the base material, and includes a first inductor and a first lower electrode. The first dielectric layer is disposed on the first lower electrode. The first upper electrode is disposed on the first dielectric layer, and the first upper electrode, the first dielectric layer and the first lower electrode form a first capacitor. The first protective layer encapsulates the first inductor and the first capacitor. Whereby, the first inductor and the first lower electrode of the first capacitor are disposed on the same layer, so that the thickness of the product is reduced.
    Type: Grant
    Filed: June 7, 2010
    Date of Patent: February 5, 2013
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Chien-Hua Chen, Teck-Chong Lee
  • Patent number: 8358005
    Abstract: The invention provides semiconductor material (e.g., gallium nitride material) devices (e.g., transistors) and methods associated with the same. The devices may be supported within a package that is formed, in part, of a polymeric material. In other embodiments, the devices may be mounted to a support (e.g., circuit board) and a polymeric material may encapsulate a portion of the device extending from the support.
    Type: Grant
    Filed: June 4, 2008
    Date of Patent: January 22, 2013
    Assignee: International Rectifier Corporation
    Inventors: Isik C. Kizilyalli, Robert J. Therrien, David M. Boulin, Apurva D. Chaudhari
  • Publication number: 20120280380
    Abstract: A glass-based, high-performance 60 GHz/mm-wave antenna includes cavities disposed in a phased-array antenna (PAA) substrate. The cavities are disposed below planar antenna elements. Emitter traces are disposed on the PAA substrate opposite the planar antenna elements and the emitter traces, the cavities, and the planar antenna elements are vertically aligned.
    Type: Application
    Filed: May 5, 2011
    Publication date: November 8, 2012
    Inventor: Telesphor Kamgaing
  • Publication number: 20120273783
    Abstract: A semiconductor apparatus has a plurality of chips stacked therein, and generation timing of read control signals for controlling read operations of the plurality of stacked chips is controlled such that times after a read command is applied to when data are outputted from respective chips are made to substantially correspond to one another.
    Type: Application
    Filed: July 9, 2012
    Publication date: November 1, 2012
    Applicant: SK HYNIX INC.
    Inventors: Sang Jin BYEON, Jae Jin LEE
  • Publication number: 20120267800
    Abstract: A semiconductor wafer contains semiconductor die. A first conductive layer is formed over the die. A resistive layer is formed over the die and first conductive layer. A first insulating layer is formed over the die and resistive layer. The wafer is singulated to separate the die. The die is mounted to a temporary carrier. An encapsulant is deposited over the die and carrier. The carrier and a portion of the encapsulant and first insulating layer is removed. A second insulating layer is formed over the encapsulant and first insulating layer. A second conductive layer is formed over the first and second insulating layers. A third insulating layer is formed over the second insulating layer and second conductive layer. A third conductive layer is formed over the third insulating layer and second conductive layer. A fourth insulating layer is formed over the third insulating layer and third conductive layer.
    Type: Application
    Filed: July 6, 2012
    Publication date: October 25, 2012
    Applicant: STATS ChipPAC, Ltd.
    Inventors: Yaojian Lin, Robert C. Frye, Pandi Chelvam Marimuthu, Kai Liu
  • Patent number: 8288852
    Abstract: In order to solve a problem of increased noise accompanying increased area of a return path in a stacked package structure, provided is a semiconductor device which is formed in a stacked package such as a PoP package, which realizes low noise without changing a package size. An additional power supply wiring that runs along a signal wiring between an upper PoP and a lower PoP is newly added in the lower PoP of a package having a PoP structure.
    Type: Grant
    Filed: October 9, 2009
    Date of Patent: October 16, 2012
    Assignee: Elpida Memory, Inc.
    Inventors: Yutaka Uematsu, Yukitoshi Hirose
  • Patent number: 8278146
    Abstract: A chip package includes a substrate, an integrated circuit proximate a top surface of the substrate, and a cap comprising encapsulant that encapsulates the integrated circuit on at least a portion of the top surface of the substrate. The chip package further includes at least one extension feature positioned on at least a portion of the top surface of the substrate. The at least one extension feature also comprises the encapsulant and extends from the cap to a perimeter of the substrate.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: October 2, 2012
    Assignee: STMicroelectronics Asia Pacific Pte Ltd
    Inventor: Jing-en Luan
  • Publication number: 20120146207
    Abstract: A stacked structure and a stacked method for a three-dimensional integrated circuit are provided. The provided stacked method includes separating a logic chip into a function chip and an I/O chip; stacking the function chip above the I/O chip; and stacking at least one memory chip between the function chip and the I/O chip.
    Type: Application
    Filed: January 7, 2011
    Publication date: June 14, 2012
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Yung-Fa Chou, Ding-Ming Kwai
  • Patent number: 8178978
    Abstract: Stacked die assemblies are electrically connected to connection sites on any support, without electrical connection to any interposed substrate or leadframe, and without solder.
    Type: Grant
    Filed: March 12, 2009
    Date of Patent: May 15, 2012
    Assignee: Vertical Circuits, Inc.
    Inventors: Simon J. S. McElrea, Marc E. Robinson, Lawrence Douglas Andrews, Jr.
  • Patent number: 8174115
    Abstract: Provided is a multi-chip package memory device. The multi-chip package memory device may include a transmission memory chip and a plurality of memory chips that are stacked on the transmission memory chip. The transmission memory chip may include a temporary storage unit, and may transmit a received command or received data to a corresponding memory chip, or to an external element. Each of the memory chips may include a memory core, and may delay the received command according to the properties of the memory chips and then may output delay commands. The transmission memory chip may store the received data in different portions of the temporary storage unit when the delay commands are respectively received.
    Type: Grant
    Filed: November 16, 2009
    Date of Patent: May 8, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Hoe-Ju Chung
  • Patent number: 8148813
    Abstract: A packaging architecture for an integrated circuit is provided. The architecture includes a printed circuit board and a package substrate disposed on the printed circuit board. A first integrated circuit is disposed on a first surface of the package substrate. The package substrate is capable of supporting a second integrated circuit. The second integrated circuit is in electrical communication with a plurality of pads disposed on the first surface of the package substrate. Each of the plurality of pads is in electrical communication with the printed circuit board without communicating with the first integrated circuit.
    Type: Grant
    Filed: July 31, 2009
    Date of Patent: April 3, 2012
    Assignee: Altera Corporation
    Inventor: William Y. Hata
  • Patent number: 8125080
    Abstract: Provided are semiconductor power module packages, which are structurally simplified by bonding electrodes onto substrates, and methods of fabricating the same. An exemplary package includes a substrate and semiconductor chips disposed on a top surface of the substrate. Electrodes are bonded to the top surface of the substrate and electrically coupled to the semiconductor chips. Parts of the semiconductor chips are electrically coupled to parts of the electrodes by interconnection lines. An encapsulation unit covers the semiconductor chips, the electrodes, and the interconnection lines and exposes at least top surfaces of the electrodes.
    Type: Grant
    Filed: November 4, 2008
    Date of Patent: February 28, 2012
    Assignee: Fairchild Korea Semiconductor Ltd.
    Inventor: Keun-hyuk Lee
  • Publication number: 20110317387
    Abstract: A stacked integrated circuit includes a first tier IC and a second tier IC. Active faces of the first tier IC and the second tier IC face each other. An interconnect structure, such as microbumps, couples the first tier IC to the second tier IC. An active portion of a voltage regulator is integrated in the first semiconductor IC and coupled to passive components (for example a capacitor or an inductor) embedded in a packaging substrate on which the stacked IC is mounted. The passive components may be multiple through vias in the packaging substrate providing inductance to the active portion of the voltage regulator. The inductance provided to the active portion of the voltage regulator is increased by coupling the through via in the packaging substrate to through vias in a printed circuit board that the packaging substrate is mounted on.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 29, 2011
    Applicant: QUALCOMM Incorporated
    Inventors: Yuancheng Christopher Pan, Fifin Sweeney, Lew G. Chua-Eoan, Zhi Zhu, Junmou Zhang
  • Patent number: 8076779
    Abstract: A pad structure and passivation scheme which reduces or eliminates IMC cracking in post wire bonded dies during Cu/Low-k BEOL processing. A thick 120 nm barrier layer can be provided between a 1.2 ?m aluminum layer and copper. Another possibility is to effectively split up the barrier layer, where the aluminum layer is disposed between the two barrier layers. The barrier layers may be 60 nm while the aluminum layer which is disposed between the barrier layers may be 0.6 ?m. Another possibility is provide an extra 0.6 ?m aluminum layer on the top barrier layer. Still another possibility is to provide an extra barrier layer on the top-most aluminum layer, such that a top barrier layer of 60 nm is provided on a 0.6 ?m aluminum layer, followed by another harrier layer of 60 nm, another aluminum layer of 0.6 ?m and another barrier layer of 60 nm.
    Type: Grant
    Filed: November 8, 2005
    Date of Patent: December 13, 2011
    Assignee: LSI Corporation
    Inventors: Sey-Shing Sun, Jayanthi Pallinti, Dilip Vijay, Hemanshu Bhatt, Hong Ying, Chiyi Kao, Peter Burke
  • Patent number: 8049303
    Abstract: A semiconductor chip and a semiconductor device mounting the semiconductor chip capable of increasing a capacitance of a capacitor without reducing the number of signal bumps or power bumps of a package and the number of C4 solder balls of the semiconductor chip, and achieving a stable power supply with suppressing fluctuations of power at a resonance frequency without a limitation in a position to mount a capacitor for lowering noise of a signal transceiving interface block. In the semiconductor device, a via hole is provided to the semiconductor chip, a power-supply electrode connected to the via hole is provided to a back surface of the semiconductor chip, and a capacitor is mounted to the electrode on the back surface. And, a high-resistance material is used for a material of a power-supply via hole inside the semiconductor chip, thereby increasing the resistance and lowering the Q factor.
    Type: Grant
    Filed: April 22, 2008
    Date of Patent: November 1, 2011
    Assignee: Hitachi, Ltd.
    Inventors: Hideki Osaka, Tatsuya Saito
  • Patent number: 8039939
    Abstract: Provided are an embedded wiring board and a method of manufacturing the same. The embedded wiring board includes: a printed circuit board (PCB) including a first surface and a second surface, the first surface having a concave portion; through electrodes penetrating the PCB; a semiconductor device group embedded in the concave portion of the PCB, the semiconductor device group including bonding pads exposed in a direction of the first surface of the PCB; bumps disposed on the bonding pads, exposed in the direction of the first surface of the PCB; and a film substrate including a first surface and a second surface, the first surface including connection electrode patterns that are electrically connected to the bumps and the through electrodes, the film substrate having penetrated openings.
    Type: Grant
    Filed: June 30, 2009
    Date of Patent: October 18, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Taejoo Hwang
  • Publication number: 20110233757
    Abstract: An integrated circuit package comprises a package substrate, an application specific integrated circuit (ASIC) having a first area and formed on a first wafer made from a select semiconductor material, a second wafer of the select semiconductor material, and a supplemental-integrated circuit. The supplemental-integrated circuit has a second area different from the first area. The first wafer includes a through-wafer via to couple the ASIC to the package substrate. An active surface of the ASIC is coupled to the second wafer. The second wafer is arranged with a window there through that is sized to closely receive and align one or more bonding interfaces of the supplemental-integrated circuit to respective bonding interfaces of the ASIC. A corresponding method for assembling a die-stacked integrated circuit package is disclosed.
    Type: Application
    Filed: March 24, 2010
    Publication date: September 29, 2011
    Applicant: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventor: Peter Mark O'Neill
  • Patent number: 8018038
    Abstract: An IC card capable of reinforcing the prevention of the electrostatic damage without causing a rise in the cost of a semiconductor integrated circuit chip. The semiconductor integrated circuit chip (2) is mounted on a card substrate (1), and plural connection terminals (3) are exposed. The connection terminals are connected to predetermined external terminals (4) of the semiconductor integrated circuit chip, first overvoltage protection elements (7, 8, 9) connected to the external terminals are integrated in the semiconductor integrated circuit chip, and second overvoltage protection elements such as surface-mount type varistors (11) connected to the connection terminals are mounted on the card substrate. The varistors are variable resistor elements having a current tolerating ability greater than that of the first overvoltage protection elements.
    Type: Grant
    Filed: July 14, 2010
    Date of Patent: September 13, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Hirotaka Nishizawa, Yosuke Yukawa, Takashi Totsuka
  • Patent number: 8008699
    Abstract: Parasitic inductance of the main circuit of a power source unit is reduced. In a non-insulated DC-DC converter having a circuit in which a power MOSFET for high side switch and a power MOSFET for low side switch are connected in series, the power MOSFET for high side switch and the power MOSFET for low side switch are formed of n-channel vertical MOSFETs, and a source electrode of the power MOSFET for high side switch and a drain electrode of the power MOSFET for low side switch are electrically connected via the same die pad.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: August 30, 2011
    Assignee: Renesas Electronics Corporation
    Inventors: Takayuki Hashimoto, Noboru Akiyama, Masaki Shiraishi, Tetsuya Kawashima
  • Publication number: 20110175219
    Abstract: A silicon based module, including: a substrate; a first chip assembly fixed to the substrate, the first chip assembly including a first silicon chip and a first driver die having electrical circuitry; and a second chip assembly fixed to the substrate, the second chip assembly including a second silicon chip and a second driver die having electrical circuitry. Portions of the first and second chip assemblies are aligned in a longitudinal direction for the substrate; and portions of the first and second silicon chips are aligned in a width direction orthogonal to the longitudinal direction. Method for forming a silicon based module.
    Type: Application
    Filed: January 19, 2010
    Publication date: July 21, 2011
    Applicant: XEROX CORPORATION
    Inventors: Mark A. CELLURA, Peter J. NYSTROM, Scott J. PHILLIPS, John P. MEYERS, Lyle G. DINGMAN, Bryan R. DOLAN
  • Patent number: 7973405
    Abstract: An integrated circuit for driving a semiconductor device, which is adaptable for demands, such as a higher output (larger current), a higher voltage, and a smaller loss, and has a small size, is produced at a low cost, and has high reliability. A power converter including such an integrated circuit is also provided. Circuit elements constituting a drive section of an upper arm drive circuit 212, a level shift circuit 20 including a current sensing circuit 210, a drive section of a lower arm drive circuit 222, and a drive signal processing circuit 224 are integrated and built in one high withstand voltage IC chip 200. Circuit elements constituting a final output stage buffer section 213 of the upper arm drive circuit 212 are built in a vertical p-channel MOS-FET chip 213p and a vertical n-channel MOS-FET chip 213n.
    Type: Grant
    Filed: May 20, 2010
    Date of Patent: July 5, 2011
    Assignee: Hitachi, Ltd.
    Inventors: Yoshimasa Takahashi, Naoki Sakurai, Masashi Yura, Masahiro Iwamura, Mutsuhiro Mori
  • Publication number: 20110156246
    Abstract: The present invention relates to a semiconductor package and a method for making the same. The semiconductor package includes a substrate, a first capacitor, a first protective layer, a first metal layer and a second protective layer. The substrate has at least one via structure. The first capacitor is disposed on a first surface of the substrate. The first protective layer encapsulates the first capacitor. The first metal layer is disposed on the first protective layer, and includes a first inductor. The second protective layer encapsulates the first inductor. Whereby, the first inductor, the first capacitor and the via structure are integrated into the semiconductor package, so that the size of the product is reduced.
    Type: Application
    Filed: June 8, 2010
    Publication date: June 30, 2011
    Inventors: Chien-Hua Chen, Teck-Chong Lee
  • Publication number: 20110156204
    Abstract: The present invention relates to a semiconductor package and a method for making the same. The semiconductor package includes a base material, a first metal layer, a first dielectric layer, a first upper electrode and a first protective layer. The first metal layer is disposed on a first surface of the base material, and includes a first inductor and a first lower electrode. The first dielectric layer is disposed on the first lower electrode. The first upper electrode is disposed on the first dielectric layer, and the first upper electrode, the first dielectric layer and the first lower electrode form a first capacitor. The first protective layer encapsulates the first inductor and the first capacitor. Whereby, the first inductor and the first lower electrode of the first capacitor are disposed on the same layer, so that the thickness of the product is reduced.
    Type: Application
    Filed: June 7, 2010
    Publication date: June 30, 2011
    Inventors: Chien-Hua Chen, Teck-Chong Lee