Patents Represented by Attorney, Agent or Law Firm David J. Zwick
  • Patent number: 5808486
    Abstract: A clock enabling circuit that generates an output clock signal such that when the enable output signal changes to a logical false, the output clock signal returns to its steady-state value in a manner that does not produce any glitches, and preserves the duty cycle of the input clock. The circuit comprises a first D flip-flop that is positive-edge triggered, a second D flip-flop that is negative-edge triggered, and a two-input AND gate. The first flip-flop has the D input connected to a constant positive voltage, the positive-edge triggered clock input connected to the input clock signal, the Q output connected to the AND gate, and the Q-complement output connected to the asynchronous reset of the second flip-flop. The second flip-flop has the D input connected to the enable output signal, the negative-edge triggered clock input connected to the input clock signal, the Q output connected to the asynchronous reset of the first flip-flop, and the Q-complement output connected to the AND gate.
    Type: Grant
    Filed: April 28, 1997
    Date of Patent: September 15, 1998
    Assignee: AG Communication Systems Corporation
    Inventor: David Alan Smiley
  • Patent number: 5796594
    Abstract: A circuit card faceplate, that is opaque to EMI emissions of a predetermined spectral range, having a tongue extending along one side edge, and a groove extending along the other side edge. The groove is arranged to receive and interlockingly engage a corresponding tongue on a side edge of an adjacent faceplate such that the tongue and groove engagement form a seam that is opaque to EMI emissions of the predetermined spectral range. The circuit card faceplate allows for top insertion of circuit card assemblies.
    Type: Grant
    Filed: April 1, 1997
    Date of Patent: August 18, 1998
    Assignee: AG Communication Systems Corporation
    Inventors: Zbigniew Kabat, Richard A. Walton
  • Patent number: 5729678
    Abstract: A bus monitor system comprises eight identical programmable monitor circuits that are each connected to a monitored bus and to a local 16-bit event bus. There are three interfaces to the event bus within each monitor circuit. One interface asserts a predetermined bit pattern on the event bus when match conditions occur between bit patterns on the monitored bus and predetermined bit patterns stored in monitor circuit registers. A second interface asserts a signal on an external pin when bit patterns on the event bus match a predetermined bit pattern stored in a monitor circuit register. A third interface asserts a predetermined bit pattern on the event bus when an external device has asserted a signal on an external pin. Each monitor circuit is capable of reading and asserting any of the bits of the event bus. The event bus is used to enable or disable monitor circuit interfaces.
    Type: Grant
    Filed: March 4, 1996
    Date of Patent: March 17, 1998
    Assignee: AG Communication Systems Corporation
    Inventors: Jeffrey Glenn Hunt, Thomas Jay Perry, Michael Gilbert, Randall Lew Brown, James B. Southway, Jr.