Abstract: A conductive structure includes a core portion, a plurality of electronic devices and a filling material. The core portion defines a cavity. The electronic devices are disposed in the cavity of the core portion. The filling material is disposed between the electronic devices and a sidewall of the cavity of the core portion.
Type:
Application
Filed:
January 25, 2021
Publication date:
May 20, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package structure includes an electronic device having a first surface and an exposed region adjacent to the first surface; a dam disposed on the first surface and surrounding the exposed region of the electronic device; and a filter structure disposed on the dam.
Type:
Application
Filed:
November 15, 2019
Publication date:
May 20, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Wei-Wei LIU, Huei-Siang WONG, Lu-Ming LAI
Abstract: A package structure includes a wiring structure and a first electronic device. The wiring structure includes at least one dielectric layer and at least one circuit layer in contact with the dielectric layer. The first electronic device is electrically connected to the wiring structure, and has a first surface, a second surface and at least one lateral side surface extending between the first surface and the second surface. The first electronic device includes a first active circuit region and a first protrusion portion. The first protrusion portion protrudes from the at least one lateral side surface of the first electronic device. A portion of the first active circuit region is disposed in the first protrusion portion.
Type:
Application
Filed:
November 15, 2019
Publication date:
May 20, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A method of processing a semiconductor wafer is provided. The method includes providing a semiconductor wafer having a front side and a back side, the semiconductor wafer provided with a circuit layer at the front side and a patterned surface at the back side, forming a sacrificial layer on the back side, mounting a tape on the sacrificial layer, the sacrificial layer isolating the patterned surface from the tape, wherein adhesion strength between the sacrificial layer and the patterned surface is larger than that between the sacrificial layer and the tape, dicing the semiconductor wafer at the back side through the tape, defining individual chips on the semiconductor wafer, and expanding the tape to separate the chips from each other.
Type:
Application
Filed:
November 15, 2019
Publication date:
May 20, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Yan Ting SHEN, Bo Hua CHEN, Fu Tang CHU, Wen Han YANG
Abstract: A semiconductor device package includes a first semiconductor device; a second semiconductor device; and a first redistribution layer disposed on the first semiconductor device and having a side wall defining an opening that exposes the first semiconductor device. The side wall of the first redistribution layer has an average surface roughness (Ra) in a range up to 2 micrometers (?m).
Type:
Application
Filed:
November 14, 2019
Publication date:
May 20, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Yung-Shun CHANG, Teck-Chong LEE, Sheng-Wen YANG
Abstract: A semiconductor package structure includes a first substrate, a second substrate, a first redistribution layer, and a first reconnection layer. The first substrate may have a first surface. The second substrate can be spaced apart from the first substrate with a gap and may have a second surface. The first redistribution layer can be disposed between the first redistribution layer and the gap. The first substrate can be electrically connected to the second substrate via the first reconnection layer.
Type:
Application
Filed:
November 12, 2019
Publication date:
May 13, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device includes a semiconductor die having a first surface and a second surface opposite to the first surface, a plurality of first real conductive pillars in a first region on the first surface, and a plurality of supporters in a second region adjacent to the first region. An area density of the plurality of supporters in the second region is in a range of from about 50% to about 100% to an area density of the plurality of first real conductive pillars in the first region. A method for manufacturing a semiconductor package including the semiconductor device is also disclosed in the present disclosure.
Type:
Application
Filed:
November 13, 2019
Publication date:
May 13, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a substrate; an electronic component disposed on the substrate; multiple supporting structures disposed on the substrate; and a reinforced structure disposed on the supporting structures and extending in parallel with the substrate.
Type:
Application
Filed:
November 12, 2019
Publication date:
May 13, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A stacked structure includes a polymer layer and a metal layer. The metal layer is disposed on the polymer layer. A burr length on a surface of the polymer layer is about 0.8 ?m to about 150 ?m, and a burr length on a surface of the metal layer is about 0.8 ?m to about 7 ?m.
Type:
Application
Filed:
October 31, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a redistribution layer structure, a lid, a sensing component and an encapsulant. The lid is disposed on the redistribution layer structure and defines a cavity together with the redistribution layer structure. The sensing component is disposed in the cavity. The encapsulant surrounds the lid.
Type:
Application
Filed:
October 31, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a substrate, a redistribution structure, a conductive pad, a conductive element, and a conductive via. The redistribution structure is disposed over the substrate and includes a first dielectric layer and a first conductive layer. The conductive pad is disposed on a first surface of the first dielectric layer. The conductive element is disposed in the first dielectric layer and is electrically connected to the conductive pad. The conductive via extends from the conductive pad toward the substrate through the conductive element and the first dielectric layer. The first conductive layer is separated from the conductive via.
Type:
Application
Filed:
November 5, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Shun-Tsat TU, Hong-Jyun LIN, Yi Tong CHIU, Yi Chun WU
Abstract: A package structure includes at least one electronic device, a protection layer and an encapsulant. The electronic device has a first surface and includes a plurality of bumps disposed adjacent to the first surface thereof. Each of the bumps has a first surface. The protection layer covers the bumps and the first surface of the electronic device, and has a first surface. The encapsulant covers the protection layer and at least a portion of the electronic device, and has a first surface. The first surfaces of the bumps, the first surface of the protection layer and the first surface of the encapsulant are substantially coplanar with each other.
Type:
Application
Filed:
November 6, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: An electronic device package includes a circuit layer, a first semiconductor die, a second semiconductor die, a plurality of first conductive structures and a second conductive structure. The first semiconductor die is disposed on the circuit layer. The second semiconductor die is disposed on the first semiconductor die, and has an active surface toward the circuit layer. The first conductive structures are disposed between a first region of the second semiconductor die and the first semiconductor die, and electrically connecting the first semiconductor die to the second semiconductor die. The second conductive structure is disposed between a second region of the second semiconductor die and the circuit layer, and electrically connecting the circuit layer to the second semiconductor die.
Type:
Application
Filed:
November 4, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor package includes a semiconductor die having a first surface and a second surface opposite to the first surface, a conductive wiring layer stacked with the semiconductor die and proximal to the first surface, an encapsulant encapsulating the semiconductor die and stacked with the conductive wiring layer, and a replacement structure exposing from the encapsulant and being free of fillers. A method for manufacturing the semiconductor package is also disclosed in the present disclosure.
Type:
Application
Filed:
November 1, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package and a method for manufacturing the same are provided. The semiconductor device package includes a circuit layer and an antenna module. The circuit layer has a first surface, a second surface opposite to the first surface and a lateral surface. The lateral surface extends between the first surface and the second surface. The circuit layer has an interconnection structure. The antenna module has an antenna pattern layer and is disposed on the first surface of the circuit layer. The lateral surface of the circuit layer is substantially coplanar with a lateral surface of the antenna module.
Type:
Application
Filed:
October 31, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Inventors:
Cheng-Lin HO, Chih-Cheng LEE, Chun Chen CHEN, Yuanhao YU
Abstract: A semiconductor device package includes a substrate, an electronic component disposed on the substrate, a supporting structure disposed on the substrate and surrounding the electronic component, and a heat spreading structure disposed on the supporting structure. A length of the supporting structure and a length of the heat spreading structure are greater than a length of the substrate.
Type:
Application
Filed:
November 6, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a redistribution layer, a plurality of conductive pillars, a reinforcing layer and an encapsulant. The conductive pillars are in direct contact with the first redistribution layer. The reinforcing layer surrounds a lateral surface of the conductive pillars. The encapsulant encapsulates the first redistribution layer and the reinforcing layer. The conductive pillars are separated from each other by the reinforcing layer.
Type:
Application
Filed:
November 5, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes a substrate and an interposer. A bottom surface of the interposer is attached to a top surface of the substrate by a conductive adhesive layer including a spacer.
Type:
Application
Filed:
November 1, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A semiconductor device package includes an electronic component. The electronic component has an active surface, a back surface opposite to the active surface, and a lateral surface connected between the active surface and the back surface. The electronic component has an electrical contact disposed on the active surface. The semiconductor device package also includes a redistribution layer (RDL) contacting the back surface of the electronic component, a first dielectric layer surrounding the electrical contact on the active surface of the electronic component, and a second dielectric layer surrounding the lateral surface of the electronic component and the first dielectric layer. The second dielectric layer has a first sidewall in contact with the lateral surface of the electronic component and a second sidewall opposite to the first sidewall. The second sidewall of the second dielectric layer has a first portion proximal to the RDL and a second portion distal from the RDL.
Type:
Application
Filed:
November 4, 2019
Publication date:
May 6, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.
Abstract: A wiring structure includes a semiconductor assembly, a conductive structure, an adhesion layer and at least one through via. The semiconductor assembly includes a reconstitution module and a redistribution structure. The reconstitution module includes a plurality of semiconductor elements and an encapsulant. The semiconductor elements are disposed side by side. The encapsulant bonds the semiconductor elements together. The redistribution structure is in direct contact with the reconstitution module. The conductive structure includes at least one dielectric layer and at least one circuit layer in contact with the dielectric layer. The adhesion layer bonds the semiconductor assembly and the conductive structure together. The through via electrically connects the conductive structure and the redistribution structure of the semiconductor assembly.
Type:
Application
Filed:
October 24, 2019
Publication date:
April 29, 2021
Applicant:
Advanced Semiconductor Engineering, Inc.