Patents Assigned to Semiconductor Manufacturing International (Shanghai) Corporation
  • Patent number: 9176400
    Abstract: Various embodiments provide systems and methods for extreme ultraviolet (EUV) lithography light source. An exemplary system can include a laser radiation apparatus configured to provide laser radiation. The system can further include an EUV light excitation source material configured to receive the laser radiation to generate an EUV light. The laser radiation can generate droplets from the EUV light excitation source material. The system can further include a collector configured to collect the EUV light. The collector can include a plurality of reflective mirrors surrounding the EUV light excitation source material. The plurality of reflective mirrors can be movable. The collector can further include a mirror control system synchronized with the laser radiation apparatus and configured to set the plurality of reflective mirrors to be in one of a reflective state for reflecting the EUV light and a non-reflective state for preventing contamination by the droplets.
    Type: Grant
    Filed: May 1, 2014
    Date of Patent: November 3, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Emily Shu
  • Patent number: 9166050
    Abstract: Various embodiments provide transistors and methods for forming the same. In an exemplary method, a substrate can be provided. A gate structure can be formed on the substrate. A stress layer can be formed in the substrate on both sides of the gate structure. Barrier ions can be doped in the stress layer to form a barrier layer in the stress layer. The barrier layer can have a preset distance from a surface of the stress layer. An electrical contact layer can be formed using a portion of the stress layer on the barrier layer by a salicide process. The electrical contact layer can contain a first metal element. The first metal element can have a resistivity lower than a resistivity of a silicidation metal. The barrier layer can prevent atoms of the first metal element from diffusing to a bottom of the stress layer.
    Type: Grant
    Filed: July 16, 2014
    Date of Patent: October 20, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Zuyuan Zhou
  • Patent number: 9159785
    Abstract: Semiconductor devices having a buried layer and methods for forming the same are disclosed. In an exemplary method, a hard mask layer can be provided on a semiconductor substrate. The hard mask layer can have a plurality of through-openings. A plurality of deep trenches can be formed in the semiconductor substrate using the hard mask layer as a mask. A bottom of each of the plurality of deep trenches in the semiconductor substrate can be doped to form a plurality of heavily-doped regions. One or more of the plurality of heavily-doped regions can be connected to form the buried layer in the semiconductor substrate. There is thus no need to use an epitaxial process to form active regions. In addition, lateral isolation structures can be simultaneously formed in the semiconductor substrate.
    Type: Grant
    Filed: September 7, 2013
    Date of Patent: October 13, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Jiwei He, Gangning Wang, Shannon Pu, Mike Tang, Amy Feng
  • Patent number: 9153585
    Abstract: A transistor device may include a first source portion including a first InSb material set and a first first-type dopant set. The transistor device may include a first drain portion including a second InSb material set and a first second-type dopant set. The transistor device may include a first gate and a corresponding first channel portion disposed between the first source portion and the first drain portion and including a third InSb material set. The transistor device may include a second drain portion including a first GaSb material set and a second first-type dopant set. The transistor device may include a second source portion including a second GaSb material set and a second second-type dopant set. The transistor device may include a second gate and a corresponding second channel portion disposed between the second source portion and the second drain portion and including a third GaSb material set.
    Type: Grant
    Filed: September 18, 2014
    Date of Patent: October 6, 2015
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: Deyuan Xiao
  • Patent number: 9153480
    Abstract: An interconnect structure and fabrication method are provided. A substrate can include a semiconductor device disposed therein. A porous dielectric layer can be formed on the substrate. A surface treatment can be performed to the porous dielectric layer to form an isolation layer on the porous dielectric layer to prevent moisture absorption of the porous dielectric layer. An interconnect can be formed at least through the isolation layer and the porous dielectric layer to provide electrical connection to the semiconductor device disposed in the substrate.
    Type: Grant
    Filed: December 16, 2013
    Date of Patent: October 6, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Ming Zhou
  • Publication number: 20150274512
    Abstract: The present disclosure provides MEMS devices and their fabrication methods. A first dielectric layer is formed on a first substrate including integrated circuits therein. One or more first metal connections and second metal connections are formed in the first dielectric layer and are electrically connected to the integrated circuits. A second dielectric layer is formed on the first dielectric layer. An acceleration sensor is formed in the second dielectric layer to electrically connect to the one or more first metal connections. A second substrate is bonded to the second dielectric layer. One or more first metal vias are formed in the second substrate and in the second dielectric layer to electrically connect to the second metal connections. A pressure sensor is formed on the second substrate to electrically connect to the first metal vias.
    Type: Application
    Filed: March 9, 2015
    Publication date: October 1, 2015
    Applicant: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: WEI XU, GUOAN LIU
  • Patent number: 9147598
    Abstract: A method for forming integrated circuit includes providing a first semiconductor substrate having a front surface and a back surface that is opposite to the front surface. One or more first trenches are in the first semiconductor substrate from the front surface side, the first trenches being characterized by a first depth. One or more second trenches are formed in the first semiconductor substrate from the front surface side, the second trenches being characterized by a second depth which greater than the first depth. A horizontal isolation layer is formed parallel to the front surface and at a third depth from the front surface. The method also includes forming a first recessed region extending in the first semiconductor substrate from the back surface side to the horizontal isolation layer that results in a thinned semiconductor region having a thickness substantially equal to the third depth.
    Type: Grant
    Filed: November 19, 2013
    Date of Patent: September 29, 2015
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Herb He Huang, Cliff Drowley
  • Patent number: 9147749
    Abstract: A method is provided for fabricating a transistor. The method includes providing a semiconductor substrate; and forming a trench in the semiconductor substrate by etching the semiconductor substrate. The methods also includes forming a threshold-adjusting layer doped with a certain type of threshold-adjusting ions to adjust the threshold voltage of the transistor on the semiconductor substrate in the trench; and forming a carrier drifting layer on the threshold-adjusting layer. Further the method includes forming a gate structure on the carrier drifting layer corresponding to the trench.
    Type: Grant
    Filed: September 10, 2013
    Date of Patent: September 29, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Neil Zhao
  • Patent number: 9147596
    Abstract: A method for forming shallow trench isolation (STI) structures includes using a hard mask, such as silicon nitride, in shallow trench etching and also as a polishing stop layer in planarizing the dielectric that fills the trenches. After the shallow trench is filled with the dielectric material and planarized, a top portion of the hard mask is removed, resulting in a top portion of the filled dielectric material to protrude above the remaining hard mask. The protruding dielectric is then treated in an oxygen plasma and annealed at a high temperature to form a densified oxide cap layer. The densified oxide layer can provide greater resistance to corrosion and can protect the shallow trench isolation structure during subsequent wet processing, such as DHF clean. Variations in the STI structures can be reduced and device performance improved.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: September 29, 2015
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: Hao Deng
  • Patent number: 9147746
    Abstract: A method is provided for fabricating an MOS transistor. The method includes providing a semiconductor substrate; forming a metal gate structure; and forming a source region and a drain region. The method also includes forming a contact-etch-stop layer; forming an interlayer dielectric layer on the contact-etch-stop layer and the metal gate structure; and forming a first opening in the interlayer dielectric layer with a portion of the sidewall spacer and the contact-etch-stop layer left on the bottom. Further, forming a first contact hole in the interlayer dielectric layer by removing the portion of the sidewall spacer and the contact-etch-stop layer. Further, the method also includes forming a first conductive via in the first contact hole.
    Type: Grant
    Filed: November 4, 2013
    Date of Patent: September 29, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Qiuhua Han
  • Patent number: 9142446
    Abstract: A semiconductor device is provided. The semiconductor device includes a semiconductor substrate; and a body region and a drift region formed in the semiconductor substrate. The semiconductor device also includes a bulk region and a source region formed in the body region. Further, the semiconductor device includes a drain region and a first shallow trench isolation structure having a ladder-like bottom formed in the drift region. Further, the semiconductor device also includes a gate structure spanning over an edge of the body region and an edge of the drift region formed on the semiconductor substrate and covering a portion of the first shallow trench isolation structure.
    Type: Grant
    Filed: February 18, 2014
    Date of Patent: September 22, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Guangli Yang, Qianrong Yu, Ming Wang, Xianyong Pu
  • Patent number: 9142675
    Abstract: A method is provided for fabricating a fin field-effect transistor. The method includes providing a substrate having a first region and a second region; and forming a plurality of fin structures on a surface of the substrate. The method also includes forming a first mask layer having a plurality of first openings exposing the fin structures in the first region near the second region; and removing the fin structures in the first region near the second region. Further, the method includes forming a second mask layer on the fin structures in the second region; and removing the fin structures in the first region. Further, the method also includes forming fins by etching the substrate using the fin structures in the second region as an etching mask; and forming a gate structure and source/drain regions in the fins at both sides of the gate structure.
    Type: Grant
    Filed: August 20, 2014
    Date of Patent: September 22, 2015
    Assignees: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING) CORPORATION, SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Yunchu Yu, Yihua Shen, Xiaohui Zhuang
  • Patent number: 9136164
    Abstract: Semiconductor devices and fabrication methods are provided. First metal layers are provided in a substrate including a first region and a second region. An interlayer dielectric (ILD) layer formed over the substrate includes a top surface in the second region coplanar with a bottom of a trench in the ILD layer in the first region. Through-holes are formed in the ILD layer. A polymer layer fills the through-holes and the trench in ILD layer and covers top surface of ILD layer in both regions. The polymer layer is exposed and developed to form vias, each including an upper via in the polymer layer and a lower via in ILD layer. A second metal layer is formed to fill each via on a corresponding first metal layer in both regions. The polymer layer between adjacent second metal layers is removed to form air gaps in the second region.
    Type: Grant
    Filed: November 3, 2014
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Xinpeng Wang, Weihai Bu
  • Patent number: 9136182
    Abstract: A method for manufacturing a semiconductor device may include forming a gate structure that includes a dummy gate member on a substrate. The method may further include forming two first-type spacers such that the dummy gate member is positioned between the first-type spacers. The method may further include forming two second-type spacers such that the first-type spacers are positioned between the second-type spacers. The method may further include forming two third-type spacers such that the second-type spacers are positioned between the third-type spacers. The method may further include performing etch to remove the third-type spacers and to at least partially remove the second-type spacers. The method may further include removing at least a portion of the dummy gate member to form a space between remaining portions of the first-type spacers. The method may further include providing a metal material in the space for forming a metal gate member.
    Type: Grant
    Filed: May 16, 2014
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Qingsong Wei, Shukun Yu
  • Patent number: 9136469
    Abstract: A method is provided for fabricating a phase change memory. The method includes providing a semiconductor substrate having a bottom electrode connecting with one or more semiconductor devices, and forming a first dielectric layer on the semiconductor substrate. The method also includes forming a loop-shape electrode in the first dielectric layer, and forming a second dielectric layer having a first opening exposing a portion of the first dielectric layer and a portion of the loop-shape electrode. Further, the method includes forming a phase change layer in the first opening of the second dielectric layer such that a contact area between the phase change layer and the loop-shape electrode may be controlled to achieve desired contact, and forming a top electrode.
    Type: Grant
    Filed: March 9, 2015
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventors: Ying Li, Neil Zhu, Guanping Wu
  • Patent number: 9136171
    Abstract: An interconnect structure and fabrication method are provided. A substrate can include a semiconductor device disposed in the substrate. At least two porous films can be formed over the substrate and can include a first porous film having a first pore size, and a second porous film having a second pore size formed on the first porous film. The first porous size and the second porous size are different. The interconnect can be formed through the plurality of porous films to provide electrical connection to the semiconductor device in the substrate.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Ming Zhou
  • Patent number: 9136183
    Abstract: Fabrication methods for junctionless transistor and complementary junctionless transistor. An isolation layer doped with a first-type ion is formed on a semiconductor substrate and an active layer doped with a second-type ion is formed on the isolation layer. The active layer includes a first portion between a second portion and a third portion of the active layer. Portions of the isolation layer under the second and third portions of the active layer are removed to suspend the second and third portions of the active layer. A gate structure is formed on the first portion of the active layer. A source and a drain are formed by doping the second portion and the third portion of the active layer with the second-type ion on both sides of the gate structure. The source and the drain have a same doping type as the first portion of the active layer.
    Type: Grant
    Filed: December 30, 2013
    Date of Patent: September 15, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: De Yuan Xiao
  • Patent number: 9129831
    Abstract: A resistive memory cell control unit, integrated circuit, and method are described herein. The resistive memory cell control unit includes a switching transistor and a resistive memory cell. The switching transistor includes a gate disposed on a first surface of a semiconductor substrate, a source, and a drain each disposed in the semiconductor substrate, a gate terminal disposed on the first surface and connected to the gate, a source terminal disposed on the first surface and connected to the source, and a drain terminal connected to the drain and disposed on a second surface opposite the first surface. The resistive memory cell is disposed on the second surface and has a first end connected to the drain terminal. The structure provides a small area and simple manufacturing process for a resistive memory cell integrated circuit.
    Type: Grant
    Filed: April 9, 2014
    Date of Patent: September 8, 2015
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventor: Herb He Huang
  • Patent number: 9123606
    Abstract: A method is provided for fabricating a pixel structure of a CMOS transistor. The method includes providing a semiconductor substrate doped with first type doping ions; and forming a trench in the semiconductor substrate by etching the semiconductor substrate. The method also includes forming isolation layers on side surfaces of the trench to prevent dark current from laterally transferring; and forming an epitaxial layer doped with second type doping ions with a doping type opposite to a doping type of the first type doping ions in the trench. Further, the method includes forming a pinning layer on a top surface of the epitaxial layer; and forming a gate structure on a surface of the semiconductor substrate at one side of the epitaxial layer. Further, the method also includes forming a floating diffusion region in the semiconductor substrate at one side of the gate structure far from the epitaxial layer.
    Type: Grant
    Filed: April 14, 2015
    Date of Patent: September 1, 2015
    Assignees: Semiconductor Manufacturing International (Beijing) Corporation, Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Yan Wei, Hualong Song, Yanchun Ma
  • Patent number: 9123812
    Abstract: Semiconductor devices and fabrication methods are provided. In an exemplary method, a semiconductor layer including a first opening can be provided. The first opening can be filled with a stress material. The stress material can then be etched to form a second opening having a width less than a width of the first opening to leave a stress material layer in the semiconductor layer and on each sidewall of the second opening. The semiconductor layer can be etched to form a fin structure on a sidewall surface of the stress material layer. A main gate structure can be formed on the sidewall surface of the fin structure. A back gate structure can be formed on the sidewall surface of the stress material layer.
    Type: Grant
    Filed: November 1, 2013
    Date of Patent: September 1, 2015
    Assignee: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHAI) CORPORATION
    Inventor: Qiuhua Han