Patents Assigned to Unipac Optoelecyronics Corp.
  • Patent number: 6486009
    Abstract: A method of fabricating a thin-film transistor on an insulation substrate. A first conductive layer, a gate dielectric layer, a silicon layer and a doped silicon layer are formed on the insulation substrate. These four layers are patterned to form a gate and a gate line. A second conductive layer is formed over the insulation substrate. The second conductive layer and the doped silicon layer are patterned to form a source/drain region, a source/drain conductive layer and a source/drain line on both sides of the gate line. A protection layer is formed over the insulation layer, followed by a patterning step to form openings on the source/drain conductive layer and the source/drain line. A transparent conductive layer is formed on the protection layer and in the openings. After being patterned, a pixel electrode is formed, and a portion of the transparent conductive layer remains to electrically connect the source/drain line and the source/drain conductive layer.
    Type: Grant
    Filed: April 27, 2001
    Date of Patent: November 26, 2002
    Assignee: Unipac Optoelecyronics Corp.
    Inventors: Chien-Sheng Yang, Fang-Chen Luo