Patents by Inventor Abdalla Aly Naem

Abdalla Aly Naem has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8324097
    Abstract: A copper-topped interconnect structure allows the combination of high density design areas, which have low current requirements that can be met with tightly packed thin and narrow copper traces, and low density design areas, which have high current requirements that can be met with more widely spaced thick and wide copper traces, on the same chip.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: December 4, 2012
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 8273608
    Abstract: A copper-compatible fuse target is fabricated by forming a target structure at the same time that a trace structure is formed on a passivation layer, followed by the formation of an overlying non-conductive structure. After the overlying non-conductive structure has been formed, a passivation opening is formed in the non-conductive structure to expose the passivation layer and the side wall of the target structure.
    Type: Grant
    Filed: September 8, 2011
    Date of Patent: September 25, 2012
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 8030733
    Abstract: A copper-compatible fuse target is fabricated by forming a copper target structure at the same time that the copper traces are formed. After the copper target structure and the copper traces have been formed, a conductive target, such as an aluminum target, is formed on the copper target structure at the same time that conductive connection portions, such as aluminum pads, are formed on the copper traces. A trench is then etched around the copper target structure and conductive target to form a fuse target.
    Type: Grant
    Filed: May 22, 2007
    Date of Patent: October 4, 2011
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 7964934
    Abstract: A fuse target is fabricated in a copper process by forming a number of copper targets at the same time that the copper traces are formed. After the copper targets and the copper traces have been formed, metal targets, such as aluminum targets, are formed on the copper targets at the same time that metal bonding pads, such as aluminum bonding pads, are formed on the copper traces.
    Type: Grant
    Filed: May 22, 2007
    Date of Patent: June 21, 2011
    Assignee: National Semiconductor Corporation
    Inventors: Abdalla Aly Naem, Chin-Miin Shyu
  • Patent number: 7847385
    Abstract: A copper-topped die, which has exposed copper lines and pads, is utilized as the lower die in a stacked die structure. A non-conductive material is formed over the lower copper-topped die, and then selectively removed so that the non-conductive material covers and lies between the copper lines while none of the non-conductive material lies over the copper pads. An upper die is then attached to the non-conductive material.
    Type: Grant
    Filed: August 24, 2007
    Date of Patent: December 7, 2010
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Publication number: 20100190332
    Abstract: A copper-topped interconnect structure allows the combination of high density design areas, which have low current requirements that can be met with tightly packed thin and narrow copper traces, and low density design areas, which have high current requirements that can be met with more widely spaced thick and wide copper traces, on the same chip.
    Type: Application
    Filed: March 31, 2010
    Publication date: July 29, 2010
    Inventor: Abdalla Aly Naem
  • Patent number: 7709956
    Abstract: A copper-topped interconnect structure allows the combination of high density design areas, which have low current requirements that can be met with tightly packed thin and narrow copper traces, and low density design areas, which have high current requirements that can be met with more widely spaced thick and wide copper traces, on the same chip.
    Type: Grant
    Filed: September 15, 2008
    Date of Patent: May 4, 2010
    Assignee: National Semiconductor Corporation
    Inventors: Abdalla Aly Naem, Reda Razouk
  • Publication number: 20100065964
    Abstract: A copper-topped interconnect structure allows the combination of high density design areas, which have low current requirements that can be met with tightly packed thin and narrow copper traces, and low density design areas, which have high current requirements that can be met with more widely spaced thick and wide copper traces, on the same chip.
    Type: Application
    Filed: September 15, 2008
    Publication date: March 18, 2010
    Inventors: Abdalla Aly Naem, Reda Razouk
  • Patent number: 7118973
    Abstract: The vertical diffusion of dopants from the gate and the bulk material into the channel region, and the lateral diffusion of dopants from the source and drain regions into the channel region resulting from thermal cycling during the fabrication of a MOS transistor is minimized by forming the source and drain regions in a layer of composite material that includes silicon, germanium, and carbon.
    Type: Grant
    Filed: June 16, 2004
    Date of Patent: October 10, 2006
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 7115973
    Abstract: A dual-sided semiconductor device is formed on a wafer with a resistive element that is formed through the wafer. By forming the resistive element through the wafer, a resistive element, such as a large resistive element, can be formed on the wafer that requires very little silicon surface area.
    Type: Grant
    Filed: May 10, 2004
    Date of Patent: October 3, 2006
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 7098095
    Abstract: The vertical diffusion of dopants from the gate into the channel region, and the lateral diffusion of dopants from the source and drain regions into the channel region resulting from thermal cycling during the fabrication of a MOS transistor is minimized by forming the source and drain regions in a layer of silicon germanium carbon.
    Type: Grant
    Filed: February 4, 2004
    Date of Patent: August 29, 2006
    Assignee: National Semiconductor Corporation
    Inventors: Abdalla Aly Naem, Visvamohan Yegnashankaran
  • Patent number: 7087979
    Abstract: The intrinsic base region of a bipolar transistor is formed to avoid a chemical interaction between the chemicals used in a chemical mechanical polishing step and the materials used to form the base region. The method includes the step of forming a trench in a layer of epitaxial material. After this, a base material that includes silicon and germanium is blanket deposited, followed by the blanket deposition of a layer of protective material. The layer of protective material protects the base material from the chemical mechanical polishing step.
    Type: Grant
    Filed: April 9, 2004
    Date of Patent: August 8, 2006
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6853017
    Abstract: A bipolar transistor structure includes trench isolation dielectric material formed in a semiconductor substrate to define a substrate active device region. A collector region is formed beneath the surface of the active device region. A base region is formed in the active device region above the collector region and extends to the surface of the active device region. A layer of dielectric material is formed to extend at least partially over the trench isolation and over the surface of the base region. A layer of doped polysilicon is formed over the layer of dielectric material and extends over the edge of the layer of dielectric material and over the surface of the base region. The doped polysilicon is patterned to define a polysilicon emitter region that extends over the edge of the layer of dielectric material to provide an ultra-small emitter contact on the surface of the base region.
    Type: Grant
    Filed: April 11, 2002
    Date of Patent: February 8, 2005
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6818938
    Abstract: The vertical diffusion of dopants from the gate and the bulk material into the channel region, and the lateral diffusion of dopants from the source and drain regions into the channel region resulting from thermal cycling during the fabrication of a MOS transistor is minimized by forming the source and drain regions in a layer of composite material that includes silicon, germanium, and carbon.
    Type: Grant
    Filed: December 10, 2002
    Date of Patent: November 16, 2004
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6784099
    Abstract: A dual-sided semiconductor device is formed on a wafer with a resistive element that is formed through the wafer. By forming the resistive element through the wafer, a resistive element, such as a large resistive element, can be formed on the wafer that requires very little silicon surface area.
    Type: Grant
    Filed: March 6, 2002
    Date of Patent: August 31, 2004
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6784065
    Abstract: A low-power bipolar transistor is formed to have an intrinsic emitter region with a sub-lithographic width, and an oxide layer that is self aligned to an overlying extrinsic emitter. The small extrinsic emitter region reduces the maximum current that can flow through the transistor, while the self-aligned oxide layer and extrinsic emitter reduces the base-to-emitter junction size and device performance variability across the wafer.
    Type: Grant
    Filed: June 15, 2001
    Date of Patent: August 31, 2004
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6753234
    Abstract: The intrinsic base region of a bipolar transistor is formed to avoid a chemical interaction between the chemicals used in a chemical mechanical polishing step and the materials used to form the base region. The method includes the step of forming a trench in a layer of epitaxial material. After this, a base material that includes silicon and germanium is blanket deposited, followed by the blanket deposition of a layer of protective material. The layer of protective material protects the base material from the chemical mechanical polishing step.
    Type: Grant
    Filed: November 26, 2001
    Date of Patent: June 22, 2004
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Patent number: 6649482
    Abstract: A low-power bipolar transistor is formed to have a silicon germanium base region, an intrinsic emitter region with a sub-lithographic width, and an oxide layer that is self aligned to an overlying extrinsic emitter. The silicon germanium base region increases the speed of the transistor, while the small extrinsic emitter region reduces the maximum current that can flow through the transistor, and the self-aligned oxide layer and extrinsic emitter reduces the base-to-emitter junction size and device performance variability across the wafer.
    Type: Grant
    Filed: June 15, 2001
    Date of Patent: November 18, 2003
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem
  • Publication number: 20020192916
    Abstract: A method of fabricating a small bipolar transistor emitter in an integrated circuit structure is provided. The integrated circuit structure includes a trench isolation structure formed in a semiconductor substrate to define a substrate active device region. A collector region having a first conductivity type is formed in the substrate active device region beneath a surface thereof. A base region having a second conductivity type opposite the first conductivity type is formed in the substrate active device region above the collector region and extending to the surface of the substrate active device region such that the surface of the active device region forms a surface of the base region. A layer of dielectric material is formed to extend at least partially over the surface-of the base region to define an edge of the layer of dielectric material that is formed over the surface of the base region.
    Type: Application
    Filed: April 11, 2002
    Publication date: December 19, 2002
    Inventor: Abdalla Aly Naem
  • Patent number: 6479382
    Abstract: A dual-sided semiconductor chip is formed on a wafer to have a low-resistance, electrically-conductive path through the wafer. By forming the conductive path through the wafer, elements on one side of the wafer can exchange signals (voltages and/or currents) with elements on the other side of the wafer.
    Type: Grant
    Filed: March 8, 2001
    Date of Patent: November 12, 2002
    Assignee: National Semiconductor Corporation
    Inventor: Abdalla Aly Naem