Patents by Inventor Alexander Komposch

Alexander Komposch has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240105570
    Abstract: A device includes at least one semiconductor device; a package support configured to support the at least one semiconductor device; electrical connection portions having at least one of the following: electrical connection portions extending from the package support, electrical connection portions configured as a bond wire device connection, electrical connection portions configured as a bump ball connection, and/or electrical connection portions configured as a stud bump connection. Where the electrical connection portions connect between the at least one semiconductor device and the package support.
    Type: Application
    Filed: September 23, 2022
    Publication date: March 28, 2024
    Inventors: Eng Wah WOO, Soon Lee LIEW, Alexander KOMPOSCH, Arthur PUN
  • Publication number: 20240105692
    Abstract: RF transistor amplifier circuits are provided that comprise a circuit board and an RF transistor amplifier die. The RF transistor amplifier die is flip-chip mounted on an upper surface of the circuit board so that a gate terminal, a drain terminal and a source terminal of the die face the upper surface of the circuit board. These RF transistor amplifier circuits further include a heatsink mounted on an upper surface of the RF transistor amplifier die and a plurality of surface mount circuit elements mounted on the upper surface of the circuit board so that a footprint of the heatsink vertically overlaps each of the plurality of surface mount circuit elements.
    Type: Application
    Filed: September 23, 2022
    Publication date: March 28, 2024
    Inventors: Woo Eng Wah, Liew Soon Lee, Alexander Komposch, Arthur Fong-Yuen Pun, Jeremy Fisher
  • Patent number: 11935879
    Abstract: A transistor package that includes a metal submount; a transistor die mounted on said metal submount; a surface mount IPD component that includes a dielectric substrate; and the dielectric substrate mounted on said metal submount. Additionally, the dielectric substrate includes one of the following: an irregular shape, a non-square shape, and a nonrectangular shape.
    Type: Grant
    Filed: June 9, 2021
    Date of Patent: March 19, 2024
    Assignee: Wolfspeed, Inc.
    Inventors: Eng Wah Woo, Samantha Cheang, Kok Meng Kam, Marvin Mabell, Haedong Jang, Alexander Komposch
  • Publication number: 20240079320
    Abstract: A package includes a circuit that includes at least one active area and at least one secondary device area, a support configured to support the circuit, and a die attach material. The circuit being mounted on the support using the die attach material and the die attach material including at least one channel configured to allow gases generated during curing of the die attach material to be released from the die attach material.
    Type: Application
    Filed: November 9, 2023
    Publication date: March 7, 2024
    Inventors: Mitch FLOWERS, Erwin COHEN, Alexander KOMPOSCH, Larry Christopher WALL
  • Publication number: 20230421119
    Abstract: A semiconductor device package includes an interconnect structure with a first surface having at least one die thereon and a second surface that is opposite the first surface and is configured to be coupled to an external device. A protective structure on the first surface of the interconnect structure exposes a heat dissipating surface facing away from the interconnect structure in one or more directions. Related devices and fabrication methods are also discussed.
    Type: Application
    Filed: June 24, 2022
    Publication date: December 28, 2023
    Inventors: Alexander Komposch, Eng Wah Woo, Soon Lee Liew, Kok Meng Kam
  • Publication number: 20230420430
    Abstract: A transistor device package includes a transistor die comprising a gate terminal, a drain terminal, and a source terminal, and a passive component assembly including the transistor die on a surface thereof and comprising one or more passive electrical components electrically coupled to the gate terminal, the drain terminal, and/or the source terminal. A mold structure may be provided on the one or more passive electrical components. One or more conductive pads may be exposed by the mold structure. A support structure may extend along one or more sides of the transistor die on the surface of the passive component assembly. The support structure may provide a cavity that extends around the transistor die, and/or may be thermally conductive. Related devices and component assemblies are also discussed.
    Type: Application
    Filed: June 24, 2022
    Publication date: December 28, 2023
    Inventors: Qianli Mu, Michael DeVita, Alexander Komposch, Basim Noori
  • Publication number: 20230402360
    Abstract: A semiconductor package includes a metal submount; at least one transistor die arranged on said metal submount; and one or more metal contacts configured to be located adjacent said metal submount by a connection. The connection is configured as one of the following: a spot welded portion, a laser beam modified portion, a laser beam welded portion, an ultrasonic welded portion, an electric resistance welded portion, and a fused metal welded portion.
    Type: Application
    Filed: June 10, 2022
    Publication date: December 14, 2023
    Inventors: Alexander KOMPOSCH, Liew Soon LEE, Eng Wah WOO
  • Patent number: 11837457
    Abstract: RF transistor amplifiers an RF transistor amplifier die having a semiconductor layer structure, an interconnect structure having first and second opposing sides, wherein the first side of the interconnect structure is adjacent a surface of the RF transistor amplifier die such that the interconnect structure and the RF transistor amplifier die are in a stacked arrangement, and one or more circuit elements on the first and/or second side of the interconnect structure.
    Type: Grant
    Filed: September 11, 2020
    Date of Patent: December 5, 2023
    Assignee: Wolfspeed, Inc.
    Inventors: Basim Noori, Marvin Marbell, Scott Sheppard, Kwangmo Chris Lim, Alexander Komposch, Qianli Mu
  • Patent number: 11830810
    Abstract: A package includes a circuit that includes at least one active area and at least one secondary device area, a support configured to support the circuit, and a die attach material. The circuit being mounted on the support using the die attach material and the die attach material including at least one channel configured to allow gases generated during curing of the die attach material to be released from the die attach material.
    Type: Grant
    Filed: October 30, 2020
    Date of Patent: November 28, 2023
    Assignee: WOLFSPEED, INC.
    Inventors: Mitch Flowers, Erwin Cohen, Alexander Komposch, Larry Christopher Wall
  • Publication number: 20230327624
    Abstract: A transistor device package includes a component assembly comprising an interconnect structure, a transistor die having a front surface including gate, drain, and source terminal on a first surface of the interconnect structure, and one or more passive electrical components electrically coupled to the gate, drain, and/or source terminal by the interconnect structure. A thermally conductive flange is attached to a back surface of the transistor die, which is opposite the front surface, by a conductive adhesive. Respective patterns of the conductive adhesive are provided on the first surface of the interconnect structure, and least one of the respective patterns of the conductive adhesive provides an input, output, or ground signal path for the transistor device package. Related fabrication methods are also discussed.
    Type: Application
    Filed: June 14, 2023
    Publication date: October 12, 2023
    Inventors: Alexander Komposch, Eng Wah Woo, Basim Noori
  • Publication number: 20230253359
    Abstract: A semiconductor die includes a silicon carbide (SiC) substrate and a metal stack. The SiC substrate has a first surface including a semiconductor layer thereon and a second surface that is opposite the first surface. The metal stack has an upper surface that attaches to the second surface of the SiC substrate and a lower surface that is opposite the upper surface. The metal stack includes a eutectic solder layer and a noble metal layer on the eutectic solder layer. The noble metal layer comprises a final metal layer on the lower surface.
    Type: Application
    Filed: February 4, 2022
    Publication date: August 10, 2023
    Inventors: Alexander Komposch, Arthur Fong-Yuen Pun, Scott T. Sheppard, Kevin Shawne Schneider
  • Patent number: 11688673
    Abstract: An RF transistor package includes a metal submount; a transistor die mounted to the metal submount; and a surface mount IPD component mounted to the metal submount. The surface mount IPD component includes a dielectric substrate that includes a top surface and a bottom surface and at least a first pad and a second pad arranged on a top surface of the surface mount IPD component; at least one surface mount device includes a first terminal and a second terminal, the first terminal of the surface mount device mounted to the first pad and the second terminal mounted to the second pad; at least one of the first terminal and the second terminal being configured to be isolated from the metal submount by the dielectric substrate; and at least one wire bond bonded to the at least one of the first pad and the second pad.
    Type: Grant
    Filed: May 7, 2021
    Date of Patent: June 27, 2023
    Assignee: WOLFSPEED, INC.
    Inventors: Marvin Marbell, Arthur Pun, Jeremy Fisher, Ulf Andre, Alexander Komposch
  • Patent number: 11670605
    Abstract: A transistor amplifier includes a group III-nitride based amplifier die including a gate terminal, a drain terminal, and a source terminal on a first surface of the amplifier die and an interconnect structure electrically bonded to the gate terminal, drain terminal and source terminal of the amplifier die on the first surface of the amplifier die and electrically bonded to an input path and output path of the transistor amplifier.
    Type: Grant
    Filed: June 19, 2020
    Date of Patent: June 6, 2023
    Assignee: Wolfspeed, Inc.
    Inventors: Basim Noori, Marvin Marbell, Scott Sheppard, Kwangmo Chris Lim, Alexander Komposch, Qianli Mu
  • Publication number: 20230117260
    Abstract: A method of forming a packaged semiconductor device according to some embodiments includes providing a leadframe blank including a first package blank, a second package blank and a tie bar between the first package blank and the second package blank, forming a recessed cavity in the tie bar, and separating the first and second package blanks by sawing through the leadframe blank along the tie bar.
    Type: Application
    Filed: October 18, 2021
    Publication date: April 20, 2023
    Inventors: Soon Lee Liew, Eng Wah Woo, Alexander Komposch
  • Patent number: 11581859
    Abstract: A radio frequency (RF) transistor amplifier package includes a submount, and first and second leads extending from a first side of the submount. The first and second leads are configured to provide RF signal connections to one or more transistor dies on a surface of the submount. At least one rivet is attached to the surface of the submount between the first and second leads on the first side. One or more corners of the first side of the submount may be free of rivets. Related devices and associated RF leads and non-RF leads are also discussed.
    Type: Grant
    Filed: June 26, 2020
    Date of Patent: February 14, 2023
    Assignee: WOLFSPEED, INC.
    Inventors: Alexander Komposch, Qianli Mu, Kun Wang, Eng Wah Woo
  • Publication number: 20230019230
    Abstract: A semiconductor device package includes a substrate, a silicon (Si) or silicon carbide (SiC) semiconductor die, and a metal layer on a surface of the semiconductor die. The metal layer includes a bonding surface that is attached to a surface of the substrate by a die attach material. The bonding surface includes opposing edges that extend along a perimeter of the semiconductor die, and one or more non-orthogonal corners that are configured to reduce stress at an interface between the bonding surface and the die attach material. Related devices and fabrication methods are also discussed.
    Type: Application
    Filed: September 26, 2022
    Publication date: January 19, 2023
    Inventors: Sung Chul Joo, Alexander Komposch, Brian William Condie, Benjamin Law, Jae Hyung Jeremiah Park
  • Patent number: 11533024
    Abstract: RF transistor amplifiers include an RF transistor amplifier die having a Group III nitride-based semiconductor layer structure and a plurality of gate terminals, a plurality of drain terminals, and at least one source terminal that are each on an upper surface of the semiconductor layer structure, an interconnect structure on an upper surface of the RF transistor amplifier die, and a coupling element between the RF transistor amplifier die and the interconnect structure that electrically connects the gate terminals, the drain terminals and the source terminal to the interconnect structure.
    Type: Grant
    Filed: June 25, 2020
    Date of Patent: December 20, 2022
    Assignee: Wolfspeed, Inc.
    Inventors: Kwangmo Chris Lim, Basim Noori, Qianli Mu, Marvin Marbell, Scott Sheppard, Alexander Komposch
  • Publication number: 20220399318
    Abstract: A transistor package that includes a metal submount; a transistor die mounted on said metal submount; a surface mount IPD component that includes a dielectric substrate; and the dielectric substrate mounted on said metal submount. Additionally, the dielectric substrate includes one of the following: an irregular shape, a non-square shape, and a nonrectangular shape.
    Type: Application
    Filed: June 9, 2021
    Publication date: December 15, 2022
    Inventors: Eng Wah WOO, Samantha CHEANG, Kok Meng KAM, Marvin MABELL, Haedong JANG, Alexander KOMPOSCH
  • Publication number: 20220352141
    Abstract: A multi-cavity package includes a single metal flange having first and second opposing main surfaces. The multi-cavity package also includes a dielectric material attached to the first main surface of the single metal flange. The dielectric material includes a first surface facing the single metal flange, and a second surface facing away from the first surface. The dielectric material also includes a plurality of openings exposing different regions of the first main surface of the single metal flange. The dielectric material also includes a lateral extension that overhangs the single metal flange. A corresponding method of manufacturing is also provided.
    Type: Application
    Filed: July 19, 2022
    Publication date: November 3, 2022
    Inventors: Saurabh Goel, Alexander Komposch, Cynthia Blair, Cristian Gozzi
  • Patent number: 11488923
    Abstract: A semiconductor device package includes a substrate, a silicon (Si) or silicon carbide (SiC) semiconductor die, and a metal layer on a surface of the semiconductor die. The metal layer includes a bonding surface that is attached to a surface of the substrate by a die attach material. The bonding surface includes opposing edges that extend along a perimeter of the semiconductor die, and one or more non-orthogonal corners that are configured to reduce stress at an interface between the bonding surface and the die attach material. Related devices and fabrication methods are also discussed.
    Type: Grant
    Filed: May 24, 2019
    Date of Patent: November 1, 2022
    Assignee: WOLFSPEED, INC.
    Inventors: Sung Chul Joo, Alexander Komposch, Brian William Condie, Benjamin Law, Jae Hyung Jeremiah Park