Patents by Inventor Anthony Lochtefeld

Anthony Lochtefeld has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20050189563
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: May 3, 2005
    Publication date: September 1, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Thomas Langdo, Richard Hammond, Matthew Currie, Eugene Fitzgerald
  • Publication number: 20050176204
    Abstract: Methods for fabricating facetless semiconductor structures using commercially available chemical vapor deposition systems are disclosed herein. A key aspect of the invention includes selectively depositing an epitaxial layer of at least one semiconductor material on the semiconductor substrate while in situ doping the epitaxial layer to suppress facet formation. Suppression of faceting during selective epitaxial growth by in situ doping of the epitaxial layer at a predetermined level rather than by manipulating spacer composition and geometry alleviates the stringent requirements on the device design and increases tolerance to variability during the spacer fabrication.
    Type: Application
    Filed: April 12, 2005
    Publication date: August 11, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Thomas Langdo, Anthony Lochtefeld
  • Publication number: 20050156246
    Abstract: The benefits of strained semiconductors are combined with silicon-on-insulator approaches to substrate and device fabrication.
    Type: Application
    Filed: March 7, 2005
    Publication date: July 21, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Thomas Langdo, Richard Hammond, Matthew Currie, Eugene Fitzgerald
  • Publication number: 20050098774
    Abstract: A method is disclosed for forming multiple gate insulators on a strained semiconductor heterostructure as well as the devices and circuits formed therefrom. In an embodiment, the method includes the steps of depositing a first insulators on the strained semiconductor heterostructure, removing at least a portion of the first insulators from the strained semiconductor heterostructure, and depositing a second insulators on the strained semiconductor heterostructure.
    Type: Application
    Filed: December 17, 2004
    Publication date: May 12, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Mayank Bulsara
  • Publication number: 20050067647
    Abstract: DRAM trench capacitors formed by, inter alia, deposition of conductive material into a trench or doping the semiconductor region in which the trench is defined.
    Type: Application
    Filed: October 15, 2004
    Publication date: March 31, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Mayank Bulsara, Matthew Currie, Anthony Lochtefeld
  • Publication number: 20050054168
    Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.
    Type: Application
    Filed: October 25, 2004
    Publication date: March 10, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld, Richard Hammond, Eugene Fitzgerald
  • Publication number: 20050035389
    Abstract: DRAM trench capacitors formed by, inter alia, deposition of conductive material into a trench or doping the semiconductor region in which the trench is defined.
    Type: Application
    Filed: September 23, 2004
    Publication date: February 17, 2005
    Applicant: AmberWave Systems Corporation
    Inventors: Mayank Bulsara, Matthew Currie, Anthony Lochtefeld
  • Patent number: 6849508
    Abstract: A method is disclosed for forming multiple gate insulators on a strained semiconductor heterostructure as well as the devices and circuits formed therefrom. In an embodiment, the method includes the steps of depositing a first insulators on the strained semiconductor heterostructure, removing at least a portion of the first insulators from the strained semiconductor heterostructure, and depositing a second insulators on the strained semiconductor heterostructure.
    Type: Grant
    Filed: June 7, 2002
    Date of Patent: February 1, 2005
    Assignee: AmberWave Systems Corporation
    Inventors: Anthony Lochtefeld, Mayank Bulsara
  • Patent number: 6831292
    Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.
    Type: Grant
    Filed: September 20, 2002
    Date of Patent: December 14, 2004
    Assignee: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld, Richard Hammond, Eugene Fitzgerald
  • Publication number: 20030057416
    Abstract: Semiconductor structures and devices including strained material layers having impurity-free zones, and methods for fabricating same. Certain regions of the strained material layers are kept free of impurities that can interdiffuse from adjacent portions of the semiconductor. When impurities are present in certain regions of the strained material layers, there is degradation in device performance. By employing semiconductor structures and devices (e.g., field effect transistors or “FETs”) that have the features described, or are fabricated in accordance with the steps described, device operation is enhanced.
    Type: Application
    Filed: September 20, 2002
    Publication date: March 27, 2003
    Applicant: AmberWave Systems Corporation
    Inventors: Matthew Currie, Anthony Lochtefeld, Richard Hammond, Eugene Fitzgerald
  • Publication number: 20030013287
    Abstract: A method is disclosed for forming multiple gate insulators on a strained semiconductor heterostructure as well as the devices and circuits formed therefrom. In an embodiment, the method includes the steps of depositing a first insulators on the strained semiconductor heterostructure, removing at least a portion of the first insulators from the strained semiconductor heterostructure, and depositing a second insulators on the strained semiconductor heterostructure.
    Type: Application
    Filed: June 7, 2002
    Publication date: January 16, 2003
    Inventors: Anthony Lochtefeld, Mayank Bulsara