Patents by Inventor Belgacem Haba

Belgacem Haba has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12046583
    Abstract: An element that is configured to bond to another element is disclosed. A first element that can include a first plurality of contact pads on a first surface. The first plurality of contact pads includes a first contact pad and a second contact pad that are spaced apart from one another. The first and second contact pads are electrically connected to one another for redundancy. The first element can be prepared for direct bonding. The first element can be bonded to a second element to form a bonded structure. The second element has a second plurality of contact pads on a second surface. At least one of the second plurality of contact pads is bonded and electrically connected to at least one of the first plurality of contact pads.
    Type: Grant
    Filed: August 17, 2023
    Date of Patent: July 23, 2024
    Assignee: Adeia Semiconductor Bonding Technologies Inc.
    Inventors: Rajesh Katkar, Belgacem Haba
  • Patent number: 12046482
    Abstract: Various embodiments of fanout packages are disclosed. A method of forming a microelectronic assembly is disclosed. The method can include bonding a first surface of at least one microelectronic substrate to a surface of a carrier using a direct bonding technique without an intervening adhesive, the microelectronic substrate having a plurality of conductive interconnections on at least one surface of the microelectronic substrate. The method can include applying a molding material to an area of the surface of the carrier surrounding the microelectronic substrate to form a reconstituted substrate. The method can include processing the microelectronic substrate. The method can include singulating the reconstituted substrate at the area of the surface of the carrier and at the molding material to form the microelectronic assembly.
    Type: Grant
    Filed: October 3, 2022
    Date of Patent: July 23, 2024
    Assignee: ADEIA SEMICONDUCTOR BONDING TECHNOLOGIES, INC.
    Inventor: Belgacem Haba
  • Publication number: 20240243103
    Abstract: Dies and/or wafers are stacked and bonded in various arrangements including stacks, and may be covered with a molding to facilitate handling, packaging, and the like. In various examples, the molding may cover more or less of a stack, to facilitate connectivity with the devices of the stack, to enhance thermal management, and so forth.
    Type: Application
    Filed: November 17, 2023
    Publication date: July 18, 2024
    Inventors: Guilian Gao, Cyprian Emeka Uzoh, Jeremy Alfred Theil, Belgacem Haba, Rajesh Katkar
  • Publication number: 20240234353
    Abstract: A bonded structure is disclosed. The bonded structure can include an interconnect structure. The bonded structure can also include a first die directly bonded to the interconnect structure. The bonded structure can also include a second die mounted to the interconnect structure. The second die is spaced apart from the first die laterally along an upper surface of the interconnect structure. The second die is electrically connected with the first die at least partially through the interconnect structure. The bonded structure can further include a dielectric layer that is disposed over the upper surface of the interconnect structure between the first die and the second die.
    Type: Application
    Filed: August 17, 2023
    Publication date: July 11, 2024
    Inventor: Belgacem Haba
  • Patent number: 12035529
    Abstract: Aspects of the disclosure relate to forming a completed stack of layers. Forming the completed stack of layers may include forming a first stack of layers on a first substrate and forming a second stack of layers on a second substrate. The first stack of layers may be bonded to the second stack of layers. The first or second substrate may be removed. Prior to bonding the first stack of layers and the second stack of layer, one or more holes may be etched in the first stack of layers. After removing the second substrate, one or more holes may be etched in the second stack of layers, wherein each of the one or more holes in the second stack of layers extend into a corresponding hole in the one or more holes in the first stack of layers.
    Type: Grant
    Filed: June 28, 2022
    Date of Patent: July 9, 2024
    Assignee: Adeia Semiconductor Inc.
    Inventors: Rajesh Katkar, Xu Chang, Belgacem Haba
  • Publication number: 20240222222
    Abstract: A device package may include a package substrate, a package cover disposed on the package substrate, and an integrated cooling assembly disposed between the package substrate and the package cover. The package cover generally has an inlet opening and an outlet opening disposed there through. The integrated cooling assembly includes a semiconductor device and a cold plate attached to the semiconductor device. The device package may include a material layer between the package cover and the cold plate. The cold plate may include a patterned first side and an opposite second side. The patterned first side may include a base surface and sidewalls extending downward from the base surface, where the base surface is spaced apart from the semiconductor device to collectively define a coolant channel. Here, the coolant channel is in fluid communication with the inlet opening and the outlet opening through openings disposed through respective portions of the material layer.
    Type: Application
    Filed: December 28, 2023
    Publication date: July 4, 2024
    Inventors: Belgacem Haba, Gaius Gillman Fountain, JR.
  • Publication number: 20240222226
    Abstract: A device package may include a package substrate, a package cover disposed on the package substrate, and an integrated cooling assembly disposed between the package substrate and the package cover. The package cover generally has an inlet opening and an outlet opening disposed there through. The integrated cooling assembly includes a semiconductor device and a cold plate attached to the semiconductor device. The device package may include a material layer between the package cover and the cold plate. The cold plate may include a patterned first side and an opposite second side. The patterned first side may include a base surface and sidewalls extending downward from the base surface, where the base surface is spaced apart from the semiconductor device to collectively define a coolant channel. Here, the coolant channel is in fluid communication with the inlet opening and the outlet opening through openings disposed through respective portions of the material layer.
    Type: Application
    Filed: December 27, 2023
    Publication date: July 4, 2024
    Inventor: Belgacem Haba
  • Publication number: 20240213210
    Abstract: A method includes moving at least one of a first element and a second element to contact first regions of the first and second elements with one another while second regions of the first and second elements are not in contact with one another. The first regions directly bond to one another to form a bond interface without adhesive. The method further includes directly bonding the second regions of the first and second elements to one another without adhesive by controllably releasing one of the first element and the second element such that the bond interface and a boundary between the bond interface and the second regions not in contact with one another expands radially away from the first regions. The second regions have first vibrations within a bond initiation region bordering the boundary. The method further includes externally applying second vibrations to at least one of the first and second elements during the directly bonding.
    Type: Application
    Filed: December 23, 2022
    Publication date: June 27, 2024
    Inventors: Belgacem Haba, Pawel Mrozek
  • Publication number: 20240203823
    Abstract: Thermally conductive structures and methods for manufacturing such structures are disclosed herein to provide fluid cooling of a microelectronic device. A fluid-cooling apparatus includes a device. A thermal exchanger is formed on a first side of the device. The thermal exchanger comprises an upper portion starting at a first level above the first side and a plurality of thermal vias that extend into the device. The thermal vias stop at a second level inside the device before reaching a second side of the device opposing the first side. The upper portion includes protrusions that end at the first level. A fluid chamber is formed by coupling a housing to the thermal exchanger, where at least the upper portion of the thermal exchanger is exposed in the fluid chamber volume.
    Type: Application
    Filed: December 19, 2022
    Publication date: June 20, 2024
    Inventors: Cyprian Emeka Uzoh, Rajesh Katkar, Belgacem Haba
  • Publication number: 20240203948
    Abstract: Direct bonded stack structures for increased reliability and improved yields in microelectronics are provided. Structural features and stack configurations are provided for memory modules and 3DICs to reduce defects in vertically stacked dies. Example processes alleviate warpage stresses between a thicker top die and direct bonded dies beneath it, for example. An etched surface on the top die may relieve warpage stresses. An example stack may include a compliant layer between dies. Another stack configuration replaces the top die with a layer of molding material to circumvent warpage stresses. An array of cavities on a bonding surface can alleviate stress forces. One or more stress balancing layers may also be created on a side of the top die or between other dies to alleviate or counter warpage. Rounding of edges can prevent stresses and pressure forces from being destructively transmitted through die and substrate layers. These measures may be applied together or in combinations in a single package.
    Type: Application
    Filed: February 27, 2024
    Publication date: June 20, 2024
    Inventors: Cyprian Emeka Uzoh, Rajesh Katkar, Thomas Workman, Guilian Gao, Gaius Gillman Fountain, JR., Laura Wills Mirkarimi, Belgacem Haba, Gabriel Z. Guevara, Joy Watanabe
  • Publication number: 20240203930
    Abstract: Apparatuses relating to a microelectronic package are disclosed. In one such apparatus, a substrate has first contacts on an upper surface thereof. A microelectronic die has a lower surface facing the upper surface of the substrate and having second contacts on an upper surface of the microelectronic die. Wire bonds have bases joined to the first contacts and have edge surfaces between the bases and corresponding end surfaces. A first portion of the wire bonds are interconnected between a first portion of the first contacts and the second contacts. The end surfaces of a second portion of the wire bonds are above the upper surface of the microelectronic die. A dielectric layer is above the upper surface of the substrate and between the wire bonds. The second portion of the wire bonds have uppermost portions thereof bent over to be parallel with an upper surface of the dielectric layer.
    Type: Application
    Filed: October 13, 2023
    Publication date: June 20, 2024
    Inventors: Hiroaki Sato, Teck-Gyu Kang, Belgacem Haba, Philip R. Osborn, Wei-Shun Wang, Ellis Chau, Ilyas Mohammed, Norihito Masuda, Kazuo Sakuma, Kiyoaki Hashimoto, Kurosawa Inetaro, Tomoyuki Kikuchi
  • Publication number: 20240194625
    Abstract: Representative techniques and devices including process steps may be employed to mitigate the potential for delamination of bonded microelectronic substrates due to metal expansion at a bonding interface. For example, a metal pad having a larger diameter or surface area (e.g., oversized for the application) may be used when a contact pad is positioned over a TSV in one or both substrates.
    Type: Application
    Filed: February 20, 2024
    Publication date: June 13, 2024
    Inventors: Guilian Gao, Bongsub Lee, Gaius Gillman Fountain, JR., Cyprian Emeka Uzoh, Laura Wills Mirkarimi, Belgacem Haba, Rajesh Katkar
  • Publication number: 20240186248
    Abstract: An assembly may include a reconstituted element having a front surface and a back surface, the reconstituted element comprising: a semiconductor die having a front side and a back side, the semiconductor die including circuitry closer to the front side than to the back side and a via extending from the back side of the semiconductor die to connect to the circuitry, an insulating material disposed along a side surface of the semiconductor die, a power rail extending from the front surface to the back surface of the reconstituted element and configured to deliver power to the semiconductor die; and an interconnect structure configured to electrically connect the power rail to the via and to deliver power to the semiconductor die from the back side of the semiconductor die.
    Type: Application
    Filed: November 29, 2023
    Publication date: June 6, 2024
    Inventors: Belgacem HABA, Cyprian Emeka UZOH, Rajesh KATKAR
  • Publication number: 20240186269
    Abstract: A bonded structure is disclosed. The bonded structure can comprise a semiconductor element comprising active circuitry and a security die electrically connected and directly bonded to a surface of the semiconductor element without an adhesive along a bonding interface. The security die can include a security core. The security core can contain an encryption logic and a memory. The security core can be configured to decrypt data to be transferred to the active circuitry and to encrypt signals from the active circuitry.
    Type: Application
    Filed: December 2, 2022
    Publication date: June 6, 2024
    Inventor: Belgacem Haba
  • Publication number: 20240170406
    Abstract: A bonded structure is disclosed. The bonded structure can include an interconnect structure that has a first side and a second side opposite the first side. The bonded structure can also include a first die that is mounted to the first side of the interconnect structure. The first die can be directly bonded to the interconnect structure without an intervening adhesive. The bonded structure can also include a second die that is mounted to the first side of the interconnect structure. The bonded structure can further include an element that is mounted to the second side of the interconnect structure. The first die and the second die are electrically connected by way of at least the interconnect structure and the element.
    Type: Application
    Filed: June 21, 2023
    Publication date: May 23, 2024
    Inventor: Belgacem Haba
  • Publication number: 20240162178
    Abstract: A bonded structure is disclosed. The bonded structure can include a first element that has a first plurality of contact pads. The first plurality of contact pads includes a first contact pad and a second redundant contact pad. The bonded structure can also include a second element directly bonded to the first element without an intervening adhesive. The second element has a second plurality of contact pads. The second plurality of contact pads includes a third contact pad and a fourth redundant contact pad. The first contact pad is configured to connect to the third contact pad. The second contact pad is configured to connect to the fourth contact pad. The bonded structure can include circuitry that has a first state in which an electrical signal is transferred to the first contact pad and a second state in which the electrical signal is transferred to the second contact pad.
    Type: Application
    Filed: January 25, 2024
    Publication date: May 16, 2024
    Inventors: Javier A. DeLaCruz, Belgacem Haba, Jung Ko
  • Publication number: 20240162190
    Abstract: An integrated circuit and a method for designing an IC wherein the base or host chip is bonded to smaller chiplets via DBI technology. The bonding of chip to chiplet creates an uneven or multi-level surface of the overall chip requiring a releveling for future bonding. The uneven surface is built up with plating of bumps and subsequently releveled with various methods including planarization.
    Type: Application
    Filed: November 29, 2023
    Publication date: May 16, 2024
    Inventors: Javier A. DeLaCruz, Belgacem Haba, Cyprian Emeka Uzoh, Rajesh Katkar, Ilyas Mohammed
  • Publication number: 20240145438
    Abstract: A memory structure is provided, including a NAND block comprising a plurality of oxide layers, the plurality of layers forming a staircase structure at a first edge of the NAND block, a plurality of vias disposed on the staircase structure of NAND block, two or more of plurality of vias terminating along a same plane, a plurality of first bonding interconnects disposed on the plurality of vias, a plurality of bitlines extending across the NAND block, and a plurality of second bonding interconnects disposed along the bitlines. The memory structure may be stacked on another of the memory structure to form a stacked memory device.
    Type: Application
    Filed: November 27, 2023
    Publication date: May 2, 2024
    Inventors: Javier A. DeLaCruz, Belgacem Haba, Rajesh Katkar, Pearl Po-Yee Cheng
  • Publication number: 20240136333
    Abstract: An element that is configured to bond to another element is disclosed. A first element that can include a first plurality of contact pads on a first surface. The first plurality of contact pads includes a first contact pad and a second contact pad that are spaced apart from one another. The first and second contact pads are electrically connected to one another for redundancy. The first element can be prepared for direct bonding. The first element can be bonded to a second element to form a bonded structure. The second element has a second plurality of contact pads on a second surface. At least one of the second plurality of contact pads is bonded and electrically connected to at least one of the first plurality of contact pads.
    Type: Application
    Filed: December 11, 2023
    Publication date: April 25, 2024
    Inventors: Rajesh Katkar, Belgacem Haba
  • Publication number: 20240128186
    Abstract: In various embodiments, a passive electronic component is disclosed. The passive electronic component can have a first surface and a second surface opposite the first surface. The passive electronic component can include a nonconductive material and a capacitor embedded within the nonconductive material. The capacitor can have a first electrode, a second electrode, and a dielectric material disposed between the first and second electrodes. The first electrode can comprise a first conductive layer and a plurality of conductive fibers extending from and electrically connected to the first conductive layer. A first conductive via can extend through the passive electronic component from the first surface to the second surface, with the first conductive via electrically connected to the first electrode.
    Type: Application
    Filed: December 22, 2023
    Publication date: April 18, 2024
    Inventors: Belgacem Haba, Javier A. DeLaCruz