Patents by Inventor BENJAMIN STASSEN COOK

BENJAMIN STASSEN COOK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220252637
    Abstract: A method includes measuring a temperature of a semiconductor die, in which the semiconductor die includes a piezoelectric device, a pyroelectric device, and a memory. The method further includes receiving a first signal from the pyroelectric device, and based on the first signal, determining a parameter to be combined with a second signal from the piezoelectric device. The method further includes storing the parameter and the measured temperature into the memory.
    Type: Application
    Filed: April 28, 2022
    Publication date: August 11, 2022
    Inventors: Scott Robert SUMMERFELT, Benjamin Stassen COOK
  • Patent number: 11404270
    Abstract: A microelectronic device is formed by forming at least a portion of a substrate of the microelectronic device by one or more additive processes. The additive processes may be used to form semiconductor material of the substrate. The additive processes may also be used to form dielectric material structures or electrically conductive structures, such as metal structures, of the substrate. The additive processes are used to form structures of the substrate which would be costly or impractical to form using planar processes. In one aspect, the substrate may include multiple doped semiconductor elements, such as wells or buried layers, having different average doping densities, or depths below a component surface of the substrate. In another aspect, the substrate may include dielectric isolation structures with semiconductor material extending at least partway over and under the dielectric isolation structures. Other structures of the substrate are disclosed.
    Type: Grant
    Filed: November 30, 2018
    Date of Patent: August 2, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Daniel Lee Revier
  • Publication number: 20220238733
    Abstract: In examples, a sensor package comprises a die pad and a semiconductor die on the die pad. The semiconductor die has an active surface. The sensor package includes a light sensor on the active surface of the semiconductor die. The sensor package includes a mold compound covering the die pad, the semiconductor die, and a portion of the active surface. The sensor package includes a light filter covering the light sensor and abutting the mold compound. The light filter includes a combination of silicone, metal particles, and an organic dye. The combination is configured to reject light having a wavelength in a target wavelength range. The light filter has a thickness of at least 0.5 millimeters.
    Type: Application
    Filed: January 28, 2021
    Publication date: July 28, 2022
    Inventors: Jo BITO, Benjamin Stassen COOK
  • Patent number: 11390527
    Abstract: A microstructure comprises a plurality of interconnected units wherein the units are formed of graphene tubes. The graphene tubes may be formed by photo-initiating the polymerization of a monomer in a pattern of units to form a polymer microlattice, removing unpolymerized monomer, coating the polymer microlattice with a metal, removing the polymer microlattice to leave a metal microlattice, depositing graphitic carbon on the metal microlattice, converting the graphitic carbon to graphene, and removing the metal microlattice. A ceramic may be deposited on the graphene and another graphene layer may be deposited on top of the ceramic to create a multi-layered sp2-bonded carbon tube.
    Type: Grant
    Filed: December 21, 2018
    Date of Patent: July 19, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Nazila Dadvand, Luigi Colombo, Archana Venugopal
  • Publication number: 20220221353
    Abstract: A force sensor including a semiconductor die, and a die pad coupled to the semiconductor die, the semiconductor die configured to detect a force in the die pad. In addition, the force sensor includes a mold compound covering the semiconductor die and having an outer perimeter, a first side, and a second side opposite the first side, the outer perimeter extending between the first side and the second side, the die pad exposed out of the mold compound along the first side. Further, the force sensor includes a mounting frame engaged with the die pad along the second side of the mold compound, the mounting frame including multiple mounting pads extended outward in multiple directions from the outer perimeter.
    Type: Application
    Filed: November 30, 2021
    Publication date: July 14, 2022
    Inventors: Tobias Bernhard FRITZ, Baher S. HAROUN, Benjamin Stassen COOK, Sreenivasan Kalyani KODURI, Michael SZELONG, Ernst MUELLNER
  • Publication number: 20220223486
    Abstract: An example semiconductor package includes a semiconductor die configured to detect a force. In addition, the semiconductor package includes a mold compound covering the semiconductor die. Further, the semiconductor package includes an engagement surface including a pattern of projections adapted to engage with a mounting surface on a member of interest.
    Type: Application
    Filed: November 30, 2021
    Publication date: July 14, 2022
    Inventors: Tobias Bernhard FRITZ, Baher S. HAROUN, Benjamin Stassen COOK, Michael SZELONG, Ernst MUELLNER, Jeronimo SEGOVIA-FERNANDEZ
  • Patent number: 11387271
    Abstract: In described examples an integrated circuit (IC) has multiple layers of dielectric material overlying at least a portion of a surface of a substrate. A trench is etched through the layers of dielectric material to expose a portion the substrate to form a trench floor, the trench being surrounded by a trench wall formed by the layers of dielectric material. A metal perimeter band surrounds the trench adjacent the trench wall, the perimeter band being embedded in one of the layers of the dielectric material.
    Type: Grant
    Filed: December 17, 2019
    Date of Patent: July 12, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Scott Robert Summerfelt, Hassan Omar Ali, Benjamin Stassen Cook
  • Patent number: 11387919
    Abstract: In described examples of a CMOS IC, an ultrasonic transducer having terminals is formed on a substrate of the IC. CMOS circuitry having ultrasonic signal terminals is formed on the substrate. At least one metal interconnect layer overlies the ultrasonic transducer and the CMOS circuitry. The at least one metal interconnect layer connects the CMOS circuitry ultrasonic signal terminals to the terminals of the ultrasonic transducer.
    Type: Grant
    Filed: October 1, 2019
    Date of Patent: July 12, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Bichoy Bahr, Benjamin Stassen Cook, Scott Robert Summerfelt
  • Publication number: 20220208640
    Abstract: In described examples, a semiconductor wafer with a thermally conductive surface layer comprises a bulk semiconductor layer having a first surface and a second surface, circuitry on the first surface, a metallic layer attached to the first surface or the second surface, and a graphene layer attached to the metallic layer. The first surface opposes the second surface. The metallic layer comprises a transition metal.
    Type: Application
    Filed: December 30, 2020
    Publication date: June 30, 2022
    Inventors: Benjamin Stassen Cook, Nazila Dadvand, Archana Venugopal, Daniel Lee Revier
  • Patent number: 11370662
    Abstract: A microstructure comprises a plurality of interconnected units wherein the units are formed of hexagonal boron nitride (h-BN) tubes. The graphene tubes may be formed by photo-initiating the polymerization of a monomer in a pattern of interconnected units to form a polymer microlattice, removing unpolymerized monomer, coating the polymer microlattice with a metal, removing the polymer microlattice to leave a metal microlattice, depositing an h-BN precursor on the metal microlattice, converting the h-BN precursor to h-BN, and removing the metal microlattice.
    Type: Grant
    Filed: December 21, 2018
    Date of Patent: June 28, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Luigi Colombo, Nazila Dadvand, Benjamin Stassen Cook, Archana Venugopal
  • Publication number: 20220189903
    Abstract: In some examples, a system comprises a set of nanoparticles and a set of nanowires extending from the set of nanoparticles.
    Type: Application
    Filed: February 24, 2022
    Publication date: June 16, 2022
    Inventors: Benjamin Stassen Cook, Ralf Muenster, Sreenivasan Kalyani Koduri
  • Patent number: 11355414
    Abstract: In described examples, a circuit (e.g., an integrated circuit) includes a semiconductor substrate that includes a frontside surface and a backside surface. A circuit element is included at the frontside surface. An optional electrical insulator layer can be included adjacent to the backside surface. A distributor layer is included adjacent to the backside surface. In some examples, the distributor layer includes a distributor material that includes a matrix of cohered nanoparticles and metallic particles embedded by the cohered nanoparticles.
    Type: Grant
    Filed: September 27, 2019
    Date of Patent: June 7, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Nazila Dadvand, Daniel Lee Revier, Archana Venugopal
  • Publication number: 20220169773
    Abstract: A method of forming a composite material includes photo-initiating a polymerization of a monomer in a pattern of interconnected units to form a polymer microlattice. Unpolymerized monomer is removed from the polymer microlattice. The polymer microlattice is coated with a metal. The metal-coated polymer microlattice is dispersed in a polymer matrix.
    Type: Application
    Filed: February 18, 2022
    Publication date: June 2, 2022
    Inventors: Nazila DADVAND, Benjamin Stassen COOK, Archana VENUGOPAL, Luigi COLOMBO
  • Publication number: 20220166144
    Abstract: An antenna integrated in a device package is formed such that at least a portion of the antenna is elevated with respect to a substrate of the device package. The entire antenna and its functionality are positioned within a space extending vertically upwardly from a footprint of the substrate that contains circuitry of the device. The boundary of the space is defined by the perimeter of an over mold positioned on the substrate and encapsulating the circuitry.
    Type: Application
    Filed: May 24, 2021
    Publication date: May 26, 2022
    Inventors: Hassan Omar Ali, Richard George Wallace, Benjamin Stassen Cook, Swaminathan Sankaran, Sanjay Mohan
  • Publication number: 20220148912
    Abstract: In described examples of an integrated circuit (IC) there is a substrate of semiconductor material having a first region with a first transistor formed therein and a second region with a second transistor formed therein. An isolation trench extends through the substrate and separates the first region of the substrate from the second region of the substrate. An interconnect region having layers of dielectric is disposed on a top surface of the substrate. A dielectric polymer is disposed in the isolation trench and in a layer over the backside surface of the substrate. An edge of the polymer layer is separated from the perimeter edge of the substrate by a space.
    Type: Application
    Filed: January 25, 2022
    Publication date: May 12, 2022
    Inventors: Scott Robert Summerfelt, Thomas Dyer Bonifield, Sreeram Subramanyam Nasum, Peter Smeys, Benjamin Stassen Cook
  • Patent number: 11320453
    Abstract: A method includes measuring a first signal from a set of pyroelectric devices at a first temperature and measuring a second signal from a set of piezoelectric devices at a first acceleration. The method also includes measuring a third signal from the set of pyroelectric devices at a second temperature and measuring a fourth signal from the set of piezoelectric devices at a second acceleration. The method further includes adjusting a piezoelectric calibration using the first, second, third, and fourth signals.
    Type: Grant
    Filed: April 23, 2020
    Date of Patent: May 3, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Scott Robert Summerfelt, Benjamin Stassen Cook
  • Patent number: 11309388
    Abstract: A switchable array includes: a microstructure of interconnected units formed of graphene tubes with open spaces in the microstructure bounded by the graphene tubes; at least one JFET gate in at least one of the graphene tubes; and a control line having an end connected to the at least one JFET gate. The control line extends to a periphery of the microstructure.
    Type: Grant
    Filed: August 17, 2020
    Date of Patent: April 19, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Luigi Colombo, Nazila Dadvand, Archana Venugopal
  • Publication number: 20220102307
    Abstract: In some examples, an electronic device comprises a first component having a surface, a second component having a surface, and a bond layer positioned between the surfaces of the first and second components to couple the first and second components to each other. The bond layer includes a set of metallic nanowires and a dielectric portion. The dielectric portion comprises a polymer matrix and dielectric nanoparticles.
    Type: Application
    Filed: December 7, 2021
    Publication date: March 31, 2022
    Inventors: Scott Robert SUMMERFELT, Benjamin Stassen COOK, Ralf Jakobskrueger MUENSTER, Sreenivasan Kalyani KODURI
  • Patent number: 11282807
    Abstract: In some examples, a system comprises a set of nanoparticles and a set of nanowires extending from the set of nanoparticles.
    Type: Grant
    Filed: April 8, 2020
    Date of Patent: March 22, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Ralf Jakobskrueger Muenster, Sreenivasan Kalyani Koduri
  • Patent number: 11282770
    Abstract: A leadless packaged semiconductor device includes a metal substrate having at least a first through-hole aperture having a first outer ring and a plurality of cuts through the metal substrate to define spaced apart metal pads on at least two sides of the first through-hole aperture. A semiconductor die that has a back side metal (BSM) layer on its bottom side and a top side with circuitry coupled to bond pads is mounted top side up on the first outer ring. A metal die attach layer is directly between the BSM layer and walls of the metal substrate bounding the first through-hole aperture that provides a die attachment that fills a bottom portion of the first through-hole aperture. Bond wires are between metal pads and the bond pads. A mold compound is also provided including between adjacent ones of the metal pads.
    Type: Grant
    Filed: September 30, 2020
    Date of Patent: March 22, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Benjamin Stassen Cook, Nazila Dadvand, Sreenivasan Koduri