Patents by Inventor Boaz Eitan

Boaz Eitan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100173464
    Abstract: A method for creating a non-volatile memory array includes implanting pocket implants in a substrate at least between mask columns of a given width and at least through an ONO layer covering the substrate, generating increased-width polysilicon columns from the mask columns, generating bit lines in the substrate at least between the increased-width polysilicon columns and depositing oxide at least between the polysilicon columns.
    Type: Application
    Filed: December 10, 2009
    Publication date: July 8, 2010
    Inventors: Eli Lusky, Assaf Shappir, Rustom Irani, Boaz Eitan
  • Patent number: 7738304
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: October 11, 2005
    Date of Patent: June 15, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 7701779
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Grant
    Filed: September 11, 2006
    Date of Patent: April 20, 2010
    Assignee: Sajfun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan, Ameet Lann
  • Patent number: 7692961
    Abstract: Programming a NVM memory cell such as an NROM cell by using hot hole injection (HHI), followed by channel hot electron (CHE) injection. CHE injection increases the threshold voltage (Vt) of bits of memory cells that were disturbed (unnecessarily programmed) in HHI programming step. Page Write may be performed using a combination of only HHI, followed by CHE without any Erase.
    Type: Grant
    Filed: August 2, 2006
    Date of Patent: April 6, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Boaz Eitan, Natalie Shainsky
  • Patent number: 7668017
    Abstract: A method includes determining groups of rows to erase together in order to minimize the margin loss associated with bake after a large number of program and erasure cycles. The method alternatively includes determining groups of rows to erase together to minimize the width of a resultant erase threshold voltage distribution, erasing the groups together, stopping erasure of a group when the group is erase verified and performing the step of erasing on those groups which were not previously erase verified.
    Type: Grant
    Filed: August 17, 2005
    Date of Patent: February 23, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eli Lusky, Boaz Eitan
  • Patent number: 7652930
    Abstract: The present invention is a method circuit and system for erasing one or more non-volatile memory (“NVM”) cells in an NVM array. One or more NVM cells of a memory array may be erased using an erase pulse produced by a controller and/or erase pulse source adapted to induce and/or invoke a substantially stable channel current in the one or more NVM cells during an erasure procedure. The voltage profile of an erase pulse may be predefined or the voltage profile of the erase pulse may be dynamically adjusted based on feedback from a current sensor during an erase procedure.
    Type: Grant
    Filed: April 3, 2005
    Date of Patent: January 26, 2010
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Assaf Shappir, Ilan Bloom, Boaz Eitan
  • Patent number: 7638850
    Abstract: A method for creating a non-volatile memory array includes implanting pocket implants in a substrate at least between mask columns of a given width and at least through an ONO layer covering the substrate, generating increased-width polysilicon columns from the mask columns, generating bit lines in the substrate at least between the increased-width polysilicon columns and depositing oxide at least between the polysilicon columns.
    Type: Grant
    Filed: May 24, 2006
    Date of Patent: December 29, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eli Lusky, Assaf Shappir, Rustom Irani, Boaz Eitan
  • Patent number: 7638835
    Abstract: An NVM cell such as an NROM cell is formed using a portion of one ONO stack and an adjacent portion of a neighboring NROM stack. A gate structure is formed between (and atop) the two ONO portions, or “strips” (or “stripes”). This provides having two physically separated charge storage regions (nitride “strips”, or “stripes”) in each memory cell.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: December 29, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Rustom Irani, Boaz Eitan, Ilan Bloom, Assaf Shappir
  • Publication number: 20090231915
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving an improved sensing accuracy together with improved read disturb immunity.
    Type: Application
    Filed: November 24, 2008
    Publication date: September 17, 2009
    Inventors: Eli Lusky, Boaz Eitan, Guy Cohen, Eduardo Maayan
  • Publication number: 20090201741
    Abstract: In a nonvolatile memory (NVM) cell, an injector having one or more layers of material with a lower potential barrier for holes is disposed between a charge storage stack and a source of holes (the gate for top injection, the substrate for bottom injection), to facilitate hole tunneling from the source of holes into the charge-storage layer of the charge storage stack. The injector has a barrier potential for holes which is less than an insulating layer of the charge-storage stack which is oriented towards the source of holes. A multi-layer crested barrier injector may have layers of increasing potential barriers for holes from the source to the charge-storage layer. Methods of operating NVM cells are disclosed. The NVM cell may be NROM, SONOS, or other oxide-nitride technology NVM cells such as SANOS, MANOS, TANOS.
    Type: Application
    Filed: January 8, 2009
    Publication date: August 13, 2009
    Inventors: Boaz Eitan, Maria Kushnir, Assaf Shappir
  • Patent number: 7573745
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: August 11, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20090175089
    Abstract: Retention of charges in a nonvolatile memory (NVM) cell having a nitride-based injector (such as SiN, SIRN, SiON) for facilitating injection of holes into a charge-storage layer (for NROM, nitride) of a charge-storage stack (for NROM, ONO) may be improved by providing an insulating layer (for NROM, oxide) between the charge-storage layer and the injector has a thickness of at least 3 nm. Top and bottom injectors are disclosed. Methods of operating NVM cells are disclosed. The NVM cell may be NROM, SONOS, or other oxide-nitride technology NVM cells such as SANOS, MANOS, TANOS.
    Type: Application
    Filed: January 8, 2009
    Publication date: July 9, 2009
    Inventors: Boaz Eitan, Maria Kushnir, Assaf Shappir
  • Patent number: 7518908
    Abstract: A method for operating an electrically erasable programmable read only memory (EEPROM) array includes providing an array including a multiplicity of memory cells, wherein each memory cell is connected to a word line and to two bit lines, selecting one of the memory cells, and erasing a bit of the selected memory cell while applying an inhibit word line voltage to a gate of an unselected memory cell. An EEPROM array is also described, the array including a multiplicity of NROM memory cells, wherein each memory cell is connected to a word line and to two bit lines, and wherein each NROM cell is individually erasable and individually programmable without significantly disturbing unselected cells.
    Type: Grant
    Filed: May 28, 2002
    Date of Patent: April 14, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Boaz Eitan
  • Patent number: 7512009
    Abstract: A method for programming one or more reference cells is described. The reference cell is programmed a predetermined amount, its program state is sensed relative to a prescribed cell on the same die (e.g., a memory cell or a golden bit cell), and the programming process continues until the reference cell fails a preselected read operation. In one preferred embodiment, the memory cell used during the reference cell programming process is the cell in the memory array having the highest native threshold value. In another preferred embodiment, the memory cell used during the reference cell programming process is a native cell that is on-board the die containing the memory array, but not a cell within the memory array.
    Type: Grant
    Filed: April 27, 2006
    Date of Patent: March 31, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Ron Eliyahu, Ameet Lann, Boaz Eitan
  • Patent number: 7489562
    Abstract: A die for a memory array may store Flash and EEPROM bits in at least one Nitride Read Only Memory (NROM) array. Each array may store Flash, EEPROM or both types of bits.
    Type: Grant
    Filed: October 31, 2007
    Date of Patent: February 10, 2009
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eduardo Maayan, Boaz Eitan
  • Publication number: 20090032862
    Abstract: A non-volatile electrically erasable programmable read only memory (EEPROM) capable of storing two bit of information having a non-conducting charge trapping dielectric, such as silicon nitride, sandwiched between two silicon dioxide layers acting as electrical insulators is disclosed. The invention includes a method of programming, reading and erasing the two bit EEPROM device. The non-conducting dielectric layer functions as an electrical charge trapping medium. A conducting gate layer is placed over the upper silicon dioxide layer. A left and a right bit are stored in physically different areas of the charge trapping layer, near left and right regions of the memory cell, respectively. Each bit of the memory device is programmed in the conventional manner, using hot electron programming, by applying programming voltages to the gate and to either the left or the right region while the other region is grounded.
    Type: Application
    Filed: October 31, 2007
    Publication date: February 5, 2009
    Inventors: Eduardo Maayan, Boaz Eitan
  • Patent number: 7457183
    Abstract: A method for reading a bit of a memory cell in a non-volatile memory (NVM) cell array, the method comprising providing a memory cell comprising a bit to be read and at least one other bit not to be read, and reading the bit to be read with respect to a multi-bit reference cell, the reference cell comprising a first bit at a first non-ground programmed state and a second bit at a second non-ground programmed state. Compared with the prior art, the present invention may enable achieving an improved sensing accuracy together with improved read disturb immunity.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: November 25, 2008
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Eli Lusky, Boaz Eitan, Guy Cohen, Eduardo Maayan
  • Publication number: 20080266954
    Abstract: A non-volatile memory chip has word lines spaced a sub-F (sub-minimum feature size F) width apart with extensions of the word lines in at least two transition areas. Neighboring extensions are spaced at least F apart. The present invention also includes a method for word-line patterning of a non-volatile memory chip which includes generating sub-F word lines with extensions in transition areas for connecting to peripheral transistors from mask generated elements with widths of at least F.
    Type: Application
    Filed: June 23, 2008
    Publication date: October 30, 2008
    Inventors: Boaz Eitan, Rustom Irani, Assaf Shappir
  • Publication number: 20080239807
    Abstract: A non-volatile memory chip has word lines spaced a sub-F (sub-minimum feature size F) width apart with extensions of the word lines in at least two transition areas. Neighboring extensions are spaced at least F apart. The present invention also includes a method for word-line patterning of a non-volatile memory chip which includes generating sub-F word lines with extensions in transition areas for connecting to peripheral transistors from mask generated elements with widths of at least F.
    Type: Application
    Filed: April 29, 2008
    Publication date: October 2, 2008
    Inventors: Boaz Eitan, Rustom Irani, Assaf Shappir
  • Patent number: 7420848
    Abstract: A method and a system for operating bits of memory cells in a memory array, the method including applying a first operating pulse to a terminal of a first cell, the first operating pulse is intended to place the first cell into a predefined state; and applying a second operating pulse to a terminal of a second cell in the set, the second operating pulse is intended to place the second cell to the predefined state, and the pulse characteristics of the second operating pulse are a function of the response of the first cell to the first operating pulse.
    Type: Grant
    Filed: January 9, 2006
    Date of Patent: September 2, 2008
    Assignee: Saifun Semiconductors Ltd.
    Inventors: Assaf Shappir, Dror Avni, Boaz Eitan