Patents by Inventor Byungmoon BAE

Byungmoon BAE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11854892
    Abstract: According to an embodiment of inventive concepts, a substrate dicing method may include forming reformed patterns in a substrate using a laser beam, grinding a bottom surface of the substrate to thin the substrate, and expanding the substrate to divide the substrate into a plurality of semiconductor chips. The forming of the reformed patterns may include forming a first reformed pattern in the substrate and providing an edge focused beam to a region crossing the first reformed pattern to form a second reformed pattern in contact with the first reformed pattern.
    Type: Grant
    Filed: March 21, 2022
    Date of Patent: December 26, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Junho Yoon, Jungchul Lee, Byungmoon Bae, Junggeun Shin, Hyunsu Sim
  • Publication number: 20230275037
    Abstract: A semiconductor substrate may include a plurality of semiconductor chips and a protection pattern. The semiconductor chips may be divided by two scribe lanes intersecting each other. Corners of the semiconductor chips may be disposed at the intersection of the two scribe lanes. The protection pattern may be arranged at the intersection of the scribe lanes to surround the corners of the semiconductor chips. Thus, the corners of the semiconductor chips may be protected by the protection pattern form colliding with each other in a following grinding process.
    Type: Application
    Filed: May 9, 2023
    Publication date: August 31, 2023
    Inventors: Hwayoung Lee, Heejae Nam, Byungmoon Bae, Junggeun Shin, Hyunsu Sim, Junho Yoon, Dongjin Lee
  • Patent number: 11676914
    Abstract: A semiconductor substrate may include a plurality of semiconductor chips and a protection pattern. The semiconductor chips may be divided by two scribe lanes intersecting each other. Corners of the semiconductor chips may be disposed at the intersection of the two scribe lanes. The protection pattern may be arranged at the intersection of the scribe lanes to surround the corners of the semiconductor chips. Thus, the corners of the semiconductor chips may be protected by the protection pattern form colliding with each other in a following grinding process.
    Type: Grant
    Filed: March 29, 2021
    Date of Patent: June 13, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hwayoung Lee, Heejae Nam, Byungmoon Bae, Junggeun Shin, Hyunsu Sim, Junho Yoon, Dongjin Lee
  • Publication number: 20220208610
    Abstract: According to an embodiment of inventive concepts, a substrate dicing method may include forming reformed patterns in a substrate using a laser beam, grinding a bottom surface of the substrate to thin the substrate, and expanding the substrate to divide the substrate into a plurality of semiconductor chips. The forming of the reformed patterns may include forming a first reformed pattern in the substrate and providing an edge focused beam to a region crossing the first reformed pattern to form a second reformed pattern in contact with the first reformed pattern.
    Type: Application
    Filed: March 21, 2022
    Publication date: June 30, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Junho YOON, Jungchul LEE, Byungmoon BAE, Junggeun SHIN, Hyunsu SIM
  • Patent number: 11322405
    Abstract: According to an embodiment of inventive concepts, a substrate dicing method may include forming reformed patterns in a substrate using a laser beam, grinding a bottom surface of the substrate to thin the substrate, and expanding the substrate to divide the substrate into a plurality of semiconductor chips. The forming of the reformed patterns may include forming a first reformed pattern in the substrate and providing an edge focused beam to a region crossing the first reformed pattern to form a second reformed pattern in contact with the first reformed pattern.
    Type: Grant
    Filed: June 23, 2020
    Date of Patent: May 3, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Junho Yoon, Jungchul Lee, Byungmoon Bae, Junggeun Shin, Hyunsu Sim
  • Publication number: 20220059472
    Abstract: A semiconductor substrate may include a plurality of semiconductor chips and a protection pattern. The semiconductor chips may be divided by two scribe lanes intersecting each other. Corners of the semiconductor chips may be disposed at the intersection of the two scribe lanes. The protection pattern may be arranged at the intersection of the scribe lanes to surround the corners of the semiconductor chips. Thus, the corners of the semiconductor chips may be protected by the protection pattern form colliding with each other in a following grinding process.
    Type: Application
    Filed: March 29, 2021
    Publication date: February 24, 2022
    Inventors: Hwayoung Lee, Heejae Nam, Byungmoon Bae, Junggeun Shin, Hyunsu Sim, Junho Yoon, Dongjin Lee
  • Publication number: 20210159121
    Abstract: According to an embodiment of inventive concepts, a substrate dicing method may include forming reformed patterns in a substrate using a laser beam, grinding a bottom surface of the substrate to thin the substrate, and expanding the substrate to divide the substrate into a plurality of semiconductor chips. The forming of the reformed patterns may include forming a first reformed pattern in the substrate and providing an edge focused beam to a region crossing the first reformed pattern to form a second reformed pattern in contact with the first reformed pattern.
    Type: Application
    Filed: June 23, 2020
    Publication date: May 27, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Junho YOON, Jungchul LEE, Byungmoon BAE, Junggeun SHIN, Hyunsu SIM
  • Patent number: 10256181
    Abstract: A package substrate includes a substrate including a circuit region, a dummy region surrounding the circuit region, and a lower circuit pattern at the dummy region, the circuit region including unit regions arranged in a matrix shape, and solders on the lower circuit pattern, at least one of the solders electrically connected to the lower circuit pattern.
    Type: Grant
    Filed: July 6, 2018
    Date of Patent: April 9, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: JinGyu Kim, Taehun Kim, JiSun Hong, Byungmoon Bae, Se-Ho You
  • Publication number: 20180315698
    Abstract: A package substrate includes a substrate including a circuit region, a dummy region surrounding the circuit region, and a lower circuit pattern at the dummy region, the circuit region including unit regions arranged in a matrix shape, and solders on the lower circuit pattern, at least one of the solders electrically connected to the lower circuit pattern.
    Type: Application
    Filed: July 6, 2018
    Publication date: November 1, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: JinGyu Kim, Taehun Kim, JiSun Hong, Byungmoon Bae, Se-Ho You
  • Patent number: 10032706
    Abstract: A package substrate includes a substrate including a circuit region, a dummy region surrounding the circuit region, and a lower circuit pattern at the dummy region, the circuit region including unit regions arranged in a matrix shape, and solders on the lower circuit pattern, at least one of the solders electrically connected to the lower circuit pattern.
    Type: Grant
    Filed: August 15, 2016
    Date of Patent: July 24, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: JinGyu Kim, Taehun Kim, JiSun Hong, Byungmoon Bae, Se-Ho You
  • Publication number: 20170077041
    Abstract: A package substrate includes a substrate including a circuit region, a dummy region surrounding the circuit region, and a lower circuit pattern at the dummy region, the circuit region including unit regions arranged in a matrix shape, and solders on the lower circuit pattern, at least one of the solders electrically connected to the lower circuit pattern.
    Type: Application
    Filed: August 15, 2016
    Publication date: March 16, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: JinGyu KIM, Taehun KIM, JiSun HONG, Byungmoon BAE, Se-Ho YOU