Patents by Inventor Byung-Yong Choi

Byung-Yong Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7419879
    Abstract: A transistor having a gate dielectric layer of partial thickness difference and a method of fabricating the same are provided. The method includes forming a gate dielectric layer having a main portion with a relatively thin thickness formed on a semiconductor substrate, and a sidewall portion with a relatively thick thickness formed on both sides of the main portion. A first gate is formed overlapping the main portion of the gate dielectric layer, and forming a second gate layer covering the sidewall portion of the gate dielectric layer and covering the first gate. The second gate layer is etched, thereby forming second gates patterned with a spacer shape on sidewalls of the first gate. The exposed sidewall portion of the gate dielectric layer is selectively etched using the second gates as a mask, thereby forming a pattern of the gate dielectric layer to be aligned with the second gates. A source/drain is formed in a portion of the semiconductor substrate exposed by the second gates.
    Type: Grant
    Filed: January 11, 2006
    Date of Patent: September 2, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-yong Choi, Chang-woo Oh, Dong-gun Park, Dong-won Kim
  • Publication number: 20080203377
    Abstract: Integrated circuit nonvolatile memory devices are manufactured by forming a variable resistance layer on an integrated circuit substrate. The variable resistance layer includes grains that define grain boundaries between the grains. Conductive filaments are formed along at least some of the grain boundaries. Electrodes are formed on the variable resistance layer. The conductive filaments may be formed by implanting conductive ions into at least some of the grain boundaries. Moreover, the variable resistance layer may be a variable resistance oxide of a metal, and the conductive filaments may be the metal. Related devices are also disclosed.
    Type: Application
    Filed: February 21, 2008
    Publication date: August 28, 2008
    Inventors: Byung-Yong Choi, Choong-Ho Lee, Kyu-Charn Park
  • Publication number: 20080164509
    Abstract: A nonvolatile memory device includes a semiconductor substrate of a first conductivity type, a plurality of word lines on the semiconductor substrate, each the plurality of word lines including a floating gate of a second conductivity type. A ground select line and a string select line are disposed on respective sides of word lines. An impurity region of the second conductivity type underlies a first word line adjacent the ground select line. The device may further include a second impurity region of the second conductivity type underlying a second word line adjacent the string select line. In still further embodiments, the device may further include third impurity regions of the second conductivity type underlying respective third word lines between the first word line and the second word line. Methods of forming such devices are also provided.
    Type: Application
    Filed: January 10, 2008
    Publication date: July 10, 2008
    Inventors: Seung-Chul Lee, Keun-Ho Lee, Choong-Ho Lee, Byung-Yong Choi
  • Publication number: 20080130349
    Abstract: A non-volatile memory device includes a substrate, resistance patterns, a gate dielectric layer, a gate electrode pattern, a first impurity region and a second impurity region. The substrate has recesses. The recesses are filled with the resistance patterns. The resistance patterns include a material having a resistance that is variable in accordance with a voltage applied thereto. The gate dielectric layer is formed on the substrate. The gate electrode pattern is formed on the gate dielectric layer. The first and second impurity regions are formed in the substrate. The first impurity region and the second impurity region contact side surfaces of the resistance patterns. Further, the resistance patterns, the first impurity region and the second impurity region define a channel region. Thus, the non-volatile memory device may store data using a variable resistance of the resistance patterns so that the non-volatile memory device may have excellent operational characteristics.
    Type: Application
    Filed: November 28, 2007
    Publication date: June 5, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung Yong CHOI, Choong-Ho LEE, Kyu-Charn PARK
  • Publication number: 20080123433
    Abstract: A flash memory device is disclosed. The flash memory device includes a substrate, a memory cell transistor and a selection transistor. The substrate has a first region where the memory cell transistor is to be formed and a second region where the selection transistor is to be formed. The first region has an upper surface located within a first plane and the second region has an upper surface located within a second plane different from the first plane. The memory cell transistors may have a Fin-FET structure. The flash memory device may prevent a disturbance phenomenon in which an electron-hole pair infiltrates the memory cell transistor caused by a high integration degree of the flash memory device.
    Type: Application
    Filed: November 28, 2007
    Publication date: May 29, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Suk-Kang SUNG, Choong-Ho LEE, Kyu-Charn PARK, Byung-Yong CHOI
  • Publication number: 20080123399
    Abstract: A non-volatile memory device includes a substrate having a recess thereon, a resistant material layer pattern in the recess, a lower electrode on the resistant material layer pattern in the recess, a dielectric layer, and an upper electrode formed on the dielectric layer. The resistant material layer pattern includes a material whose resistance varies according to an applied voltage. The dielectric layer is formed on the substrate, the resistant material layer pattern and the lower electrode. An upper electrode overlaps the resistant material layer pattern and the lower electrode. The applied voltage is applied to access the upper and lower electrodes to vary the resistance of the resistant material layer pattern.
    Type: Application
    Filed: November 21, 2007
    Publication date: May 29, 2008
    Inventors: Byung Yong Choi, Choong-Ho Lee, Kyu-Charn Park
  • Publication number: 20080111180
    Abstract: In a flash memory device, which can maintain an enhanced electric field between a control gate and a storage node (floating gate) and has a reduced cell size, and a method of manufacturing the flash memory device, the flash memory device includes a semiconductor substrate having a pair of drain regions and a source region formed between the pair of drain regions, a pair of spacer-shaped control gates each formed on the semiconductor substrate between the source region and each of the drain regions, and a storage node formed in a region between the control gate and the semiconductor substrate. A bottom surface of each of the control gates includes a first region that overlaps with the semiconductor substrate and a second region that overlaps with the storage node. The pair of spacer-shaped control gates are substantially symmetrical with each other about the source region.
    Type: Application
    Filed: January 15, 2008
    Publication date: May 15, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-yong Choi, Chang-woo Oh, Dong-gun Park, Dong-won Kim, Yong-kyu Lee
  • Publication number: 20080081411
    Abstract: In a method of manufacturing a non-volatile memory device, a conductive structure is formed on a substrate. The conductive structure includes a tunnel oxide pattern, a first conductive pattern, a pad oxide pattern and a hard mask pattern. A trench is formed on the substrate using the conductive structure as an etching mask. An inner oxide layer is formed on an inner wall of the trench and sidewalls of the tunnel oxide pattern and the first conductive pattern. The inner oxide layer is cured, thereby forming a silicon nitride layer on the inner oxide layer. A device isolation pattern is formed in the trench, and the hard mask pattern and the pad oxide pattern are removed from the substrate. A dielectric layer and a second conductive pattern are formed on the substrate. Accordingly, the silicon nitride layer prevents-hydrogen (H) atoms from leaking into the device isolation pattern.
    Type: Application
    Filed: December 27, 2006
    Publication date: April 3, 2008
    Inventors: Hye-Jin Cho, Kyu-Charn Park, Choong-Ho Lee, Byung-Yong Choi
  • Patent number: 7341912
    Abstract: In a flash memory device, which can maintain an enhanced electric field between a control gate and a storage node (floating gate) and has a reduced cell size, and a method of manufacturing the flash memory device, the flash memory device includes a semiconductor substrate having a pair of drain regions and a source region formed between the pair of drain regions, a pair of spacer-shaped control gates each formed on the semiconductor substrate between the source region and each of the drain regions, and a storage node formed in a region between the control gate and the semiconductor substrate. A bottom surface of each of the control gates includes a first region that overlaps with the semiconductor substrate and a second region that overlaps with the storage node. The pair of spacer-shaped control gates are substantially symmetrical with each other about the source region.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: March 11, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-yong Choi, Chang-woo Oh, Dong-gun Park, Dong-won Kim, Yong-kyu Lee
  • Patent number: 7329580
    Abstract: A semiconductor device such as a flash memory device having a self-aligned floating gate and a method of fabricating the same is provided. An embodiment of the device includes an isolation layer defining a fin body is formed in a semiconductor substrate. The fin body has a portion protruding above the isolation layer. A sacrificial pattern is formed on the isolation layer. The sacrificial pattern has an opening self-aligned with the protruding portion of the fin body. The protruding fin body is exposed in the opening. An insulated floating gate pattern is formed to fill the opening. The sacrificial pattern is then removed. An inter-gate dielectric layer covering the floating gate pattern is formed. A control gate conductive layer is formed over the inter-gate dielectric layer.
    Type: Grant
    Filed: June 20, 2006
    Date of Patent: February 12, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byung-Yong Choi, Choong-Ho Lee, Tae-Yong Kim, Dong-Gun Park
  • Publication number: 20070268746
    Abstract: A nonvolatile memory device includes active regions extending in a word line direction in a semiconductor substrate and defined in a first zigzag pattern; gates extending in the word line direction and formed in a second zigzag pattern that repeatedly intersects the active regions in symmetry with the first zigzag pattern; a charge blocking layer, a charge storage layer and a tunnel dielectric layer below the gate; and source and drain regions each formed outside both sides of the gate.
    Type: Application
    Filed: January 24, 2007
    Publication date: November 22, 2007
    Inventors: Byung-yong Choi, Byung-gook Park, Dong-gun Park, Choong-ho Lee
  • Publication number: 20070090443
    Abstract: A semiconductor device such as a flash memory device having a self-aligned floating gate and a method of fabricating the same is provided. An embodiment of the device includes an isolation layer defining a fin body is formed in a semiconductor substrate. The fin body has a portion protruding above the isolation layer. A sacrificial pattern is formed on the isolation layer. The sacrificial pattern has an opening self-aligned with the protruding portion of the fin body. The protruding fin body is exposed in the opening. An insulated floating gate pattern is formed to fill the opening. The sacrificial pattern is then removed. An inter-gate dielectric layer covering the floating gate pattern is formed. A control gate conductive layer is formed over the inter-gate dielectric layer.
    Type: Application
    Filed: June 20, 2006
    Publication date: April 26, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byung-Yong CHOI, Choong-Ho LEE, Tae-Yong KIM, Dong-Gun PARK
  • Publication number: 20070090449
    Abstract: A non-volatile memory device and a method of forming the same are provided. The non-volatile memory device may include a cell isolation pattern and a semiconductor pattern sequentially stacked on a predetermined or given region of a semiconductor substrate, a cell gate line on the semiconductor pattern and on a top surface of the semiconductor substrate on one side of the cell isolation pattern, a multi-layered trap insulation layer between the cell gate line and the semiconductor substrate, and the cell gate line and the semiconductor pattern, a first impurity diffusion layer in the semiconductor substrate on both sides of the cell gate line and a second impurity diffusion layer in the semiconductor pattern on both sides of the cell gate line.
    Type: Application
    Filed: October 13, 2006
    Publication date: April 26, 2007
    Inventors: Byung-Yong Choi, Choong-Ho Lee, Dong-Gun Park
  • Publication number: 20070054448
    Abstract: Provided are a nonvolatile memory device having multi bit storage and a method of manufacturing the same.
    Type: Application
    Filed: September 7, 2006
    Publication date: March 8, 2007
    Inventors: Byung-yong Choi, Choong-ho Lee, Dong-gun Park
  • Publication number: 20070048934
    Abstract: Provided are methods for fabricating semiconductor devices incorporating a fin-FET structure that provides body-bias control, exhibits some characteristic advantages associated with SOI structures, provides increased operating current and/or reduced contact resistance. The methods for fabricating semiconductor devices include forming insulating spacers on the sidewalls of a protruding portion of a first insulation film; forming a second trench by removing exposed regions of the semiconductor substrate using the insulating spacers as an etch mask, and thus forming fins in contact with and supported by the first insulation film. After forming the fins, a third insulation film is formed to fill the second trench and support the fins. A portion of the first insulation film is then removed to open a space between the fins in which additional structures including gate dielectrics, gate electrodes and additional contact, insulating and storage node structures may be formed.
    Type: Application
    Filed: August 17, 2006
    Publication date: March 1, 2007
    Inventors: Suk-Pil Kim, Yoon-Dong Park, Won-Joo Kim, Dong-Gun Park, Eun-Suk Cho, Suk-Kang Sung, Byung-Yong Choi, Tae-Yong Kim, Choong-Ho Lee
  • Publication number: 20060249779
    Abstract: In a non-volatile memory device allowing multi-bit and/or multi-level operations, and methods of operating and fabricating the same, the non-volatile memory device comprises, in one embodiment: a semiconductor substrate, doped with impurities of a first conductivity type, which has one or more fins defined by at least two separate trenches formed in the substrate, the fins extending along the substrate in a first direction; pairs of gate electrodes formed as spacers at sidewalls of the fins, wherein the gate electrodes are insulated from the semiconductor substrate including the fins and extend parallel to the fins; storage nodes between the gate electrodes and the fins, and insulated from the gate electrodes and the semiconductor substrate; source regions and drain regions, which are doped with impurities of a second conductivity type, and are separately formed at least at surface portions of the fins and extend across the first direction of the fins; and channel regions corresponding to the respective gate
    Type: Application
    Filed: April 19, 2006
    Publication date: November 9, 2006
    Inventors: Byung-yong Choi, Tae-yong Kim, Eun-suk Cho, Suk-kang Sung, Hye-jin Cho, Dong-gun Park, Choong-ho Lee
  • Publication number: 20060214219
    Abstract: A non-volatile memory device for 2-bit operation and a method of fabricating the same are provided. The non-volatile memory device includes an active region and a gate extending in a word line direction on a semiconductor substrate, and crossing each other repeatedly; a charge storage layer disposed below the gate, and confined at a portion where the gate and the active region cross; a charge blocking layer formed on the charge storage layer; a tunnel dielectric layer formed below the charge storage layer; first and second source/drain regions formed in the active region exposed by the gate; and first and second bit lines crossing the word line direction. The active region may be formed in a first zigzag pattern and/or the gate may be formed in a second zigzag pattern in symmetry with the first zigzag pattern.
    Type: Application
    Filed: March 15, 2006
    Publication date: September 28, 2006
    Inventors: Byung-yong Choi, Dong-gun Park, Yun-gi Kim, Choong-ho Lee, Young-mi Lee, Hye-jin Cho
  • Publication number: 20060186460
    Abstract: In a flash memory device, which can maintain an enhanced electric field between a control gate and a storage node (floating gate) and has a reduced cell size, and a method of manufacturing the flash memory device, the flash memory device includes a semiconductor substrate having a pair of drain regions and a source region formed between the pair of drain regions, a pair of spacer-shaped control gates each formed on the semiconductor substrate between the source region and each of the drain regions, and a storage node formed in a region between the control gate and the semiconductor substrate. A bottom surface of each of the control gates includes a first region that overlaps with the semiconductor substrate and a second region that overlaps with the storage node. The pair of spacer-shaped control gates are substantially symmetrical with each other about the source region.
    Type: Application
    Filed: December 13, 2005
    Publication date: August 24, 2006
    Inventors: Byung-yong Choi, Chang-woo Oh, Dong-gun Park, Dong-won Kim, Yong-kyu Lee
  • Publication number: 20060154421
    Abstract: Provided is a method of manufacturing a semiconductor device, by which a cell transistor formed .on a cell array area of a semiconductor substrate employs a structure in which an electrode in the shape of spacers is used to form a gate and a multi-bit operation is possible using localized bits, and transistors having structures optimized to satisfy different requirements depending upon functions of the transistors can be formed on a peripheral circuit area which is the residual area of the semiconductor substrate. In this method, a cell transistor is formed on the cell array area.
    Type: Application
    Filed: January 11, 2006
    Publication date: July 13, 2006
    Inventors: Byung-yong Choi, Choong-ho Lee, Dong-won Kim, Dong-gun Park
  • Publication number: 20060154410
    Abstract: A transistor having a gate dielectric layer of partial thickness difference and a method of fabricating the same are provided. The method includes forming a gate dielectric layer having a main portion with a relatively thin thickness formed on a semiconductor substrate, and a sidewall portion with a relatively thick thickness formed on both sides of the main portion. A first gate is formed overlapping the main portion of the gate dielectric layer, and forming a second gate layer covering the sidewall portion of the gate dielectric layer and covering the first gate. The second gate layer is etched, thereby forming second gates patterned with a spacer shape on sidewalls of the first gate. The exposed sidewall portion of the gate dielectric layer is selectively etched using the second gates as a mask, thereby forming a pattern of the gate dielectric layer to be aligned with the second gates. A source/drain is formed in a portion of the semiconductor substrate exposed by the second gates.
    Type: Application
    Filed: January 11, 2006
    Publication date: July 13, 2006
    Inventors: Byung-yong Choi, Chang-woo Oh, Dong-gun Park, Dong-won Kim