Patents by Inventor Ching-Hwa Chen

Ching-Hwa Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8283733
    Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.
    Type: Grant
    Filed: November 5, 2010
    Date of Patent: October 9, 2012
    Assignee: Promos Technologies Pte. Ltd.
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Publication number: 20110095344
    Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.
    Type: Application
    Filed: November 5, 2010
    Publication date: April 28, 2011
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Patent number: 7910429
    Abstract: Conventional fabrication of sidewall oxide around an ONO-type memory cell stack usually produces Bird's Beak because prior to the fabrication, there is an exposed sidewall of the ONO-type memory cell stack that exposes side parts of a plurality of material layers respectively composed of different materials. Certain materials in the stack such as silicon nitrides are more difficult to oxidize than other materials in the stack such polysilicon. As a result oxidation does not proceed uniformly along the multi-layered height of the sidewall. The present disclosure shows how radical-based fabrication of sidewall dielectric can help to reduce the Bird's Beak formation. More specifically, it is indicated that short-lived oxidizing agents (e.g.
    Type: Grant
    Filed: April 7, 2004
    Date of Patent: March 22, 2011
    Assignee: ProMOS Technologies, Inc.
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen, Chunchieh Huang, Jin-Ho Kim, Vei-Han Chan, Chung Wai Leung, Chia-Shun Hsiao, George Kovall, Steven Ming Yang
  • Patent number: 7851339
    Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.
    Type: Grant
    Filed: May 29, 2008
    Date of Patent: December 14, 2010
    Assignee: Promos Technologies Pte. Ltd.
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Patent number: 7807577
    Abstract: After forming a stack of layers (130, 140, 310) for a transistor or a charge-trapping memory over an active area (110), and before etching isolation trenches (160) in the semiconductor substrate (120) with the stack as a mask, spacers (610) are formed on the stack's sidewalls. The trench etch may include a lateral component, so the top edges of the trenches may be laterally recessed to a position under the spacers or the stack. After the etch, the spacers are removed to facilitate filling the trenches with the dielectric (to eliminate voids at the recessed top edges of the trenches). Other embodiments are also provided.
    Type: Grant
    Filed: August 21, 2008
    Date of Patent: October 5, 2010
    Assignee: ProMOS Technologies Pte. Ltd.
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Publication number: 20100068658
    Abstract: A pillar array is printed in positive photoresist using an optical mask (108) having an array of features (310) corresponding to the pillars. The pillars' width/length dimensions are below the exposure wavelength. Superior results can be achieved (less peeling off of the pillars and less overexposure at the center of each pillar) if the mask features (310) are downsized relative to the pillars' target sizes, and the exposure energy is reduced. Negative photoresist (with a dark field mask) can be used, and can provide good results (in terms of pillars peeling-off) if the combined area of the features (410) corresponding to the pillars is smaller than the area between the features (410).
    Type: Application
    Filed: September 18, 2008
    Publication date: March 18, 2010
    Inventors: Fenghong Zhang, Jian Xu, Xinyu Zhang, Ching-Hwa Chen, Leu Mei
  • Publication number: 20100063764
    Abstract: An overlay measurement recipe is checked for reliability as follows. A first pair of overlay layers (130, 150) is formed (610), and the recipe is used to obtain alignment measurements for the two layers. Then another pair of overlay layers (130, 150) is obtained (630), possibly using the same masks, but this time at least one of the layers (150) is offset from its previous position. The overlay measurement recipe is used again to obtain alignment measurements (640). The two sets of measurements are checked against the offset of the layers from their previous positions to validate the recipe. Other embodiments are also provided.
    Type: Application
    Filed: September 10, 2008
    Publication date: March 11, 2010
    Inventors: Limin Lou, Johnson Lim, Fenghong Zhang, Ching-Hwa Chen
  • Publication number: 20100047994
    Abstract: After forming a stack of layers (130, 140, 310) for a transistor or a charge-trapping memory over an active area (110), and before etching isolation trenches (160) in the semiconductor substrate (120) with the stack as a mask, spacers (610) are formed on the stack's sidewalls. The trench etch may include a lateral component, so the top edges of the trenches may be laterally recessed to a position under the spacers or the stack. After the etch, the spacers are removed to facilitate filling the trenches with the dielectric (to eliminate voids at the recessed top edges of the trenches). Other embodiments are also provided.
    Type: Application
    Filed: August 21, 2008
    Publication date: February 25, 2010
    Inventors: Zhong Dong, Ching-Hwa Chen
  • Publication number: 20090294806
    Abstract: Performance of field effect transistors and other channel dependent devices formed on a monocrystalline substrate is improved by carrying out a high temperature anneal in a nitrogen releasing atmosphere while the substrate is coated by a sacrificial oxide coating containing easily diffusible atoms that can form negatively charged ions and can diffuse deep into the substrate. In one embodiment, the easily diffusible atoms comprise at least 5% by atomic concentration of chlorine atoms in the sacrificial oxide coating and the nitrogen releasing atmosphere includes NO. The high temperature anneal is carried out for less than 10 hours at a temperature less than 1100° C.
    Type: Application
    Filed: May 29, 2008
    Publication date: December 3, 2009
    Inventors: Zhong DONG, Ching-Hwa CHEN
  • Publication number: 20090096009
    Abstract: A nonvolatile memory cell stores at least 50% of the charge in a dielectric, charge-trapping layer (160) and at least 20% of the charge in a floating gate (170). The floating gate is at most 20 nm thick.
    Type: Application
    Filed: October 16, 2007
    Publication date: April 16, 2009
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Publication number: 20090032861
    Abstract: A nonvolatile memory has a charge trapping layer which includes a layer (130) made of silicon nitride doped with germanium or phosphorus (210). The germanium or phosphorus contains a large percentage of scattered, non-crystallized atoms uniformly distributed in the silicon nitride layer to increase the charge trapping density.
    Type: Application
    Filed: July 30, 2007
    Publication date: February 5, 2009
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Patent number: 7387972
    Abstract: In-situ steam generation (ISSG) is used to reduce the nitrogen concentration in silicon and silicon oxide areas.
    Type: Grant
    Filed: March 1, 2006
    Date of Patent: June 17, 2008
    Assignee: Promos Technologies Pte. Ltd.
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Publication number: 20080132086
    Abstract: In-situ steam generation (ISSG) is used to reduce the nitrogen concentration in silicon and silicon oxide areas.
    Type: Application
    Filed: February 11, 2008
    Publication date: June 5, 2008
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Patent number: 7297597
    Abstract: Conventional fabrication of top oxide in an ONO-type memory cell stack usually produces Bird's Beak. Certain materials in the stack such as silicon nitrides are relatively difficult to oxidize. As a result oxidation does not proceed uniformly along the multi-layered height of the ONO-type stack. The present disclosure shows how radical-based fabrication of top-oxide of an ONO stack (i.e. by ISSG method) can help to reduce formation of Bird's Beak. More specifically, it is indicated that short-lived oxidizing agents (e.g., atomic oxygen) are able to better oxidize difficult to oxidize materials such as silicon nitride and the it is indicated that the short-lived oxidizing agents alternatively or additionally do not diffuse deeply through already oxidized layers of the ONO stack such as the lower silicon oxide layer. As a result, a more uniform top oxide dielectric can be fabricated with more uniform breakdown voltages along its height.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: November 20, 2007
    Assignee: Promos Technologies, Inc.
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen, Chia-Shun Hsiao
  • Publication number: 20070207627
    Abstract: In-situ steam generation (ISSG) is used to reduce the nitrogen concentration in silicon and silicon oxide areas.
    Type: Application
    Filed: March 1, 2006
    Publication date: September 6, 2007
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Publication number: 20070205446
    Abstract: In-situ steam generation (ISSG) is used to reduce the nitrogen concentration in silicon and silicon oxide areas.
    Type: Application
    Filed: April 26, 2007
    Publication date: September 6, 2007
    Inventors: Zhong Dong, Chiliang Chen, Ching-Hwa Chen
  • Patent number: 7122415
    Abstract: Aluminum oxide is deposited by atomic layer deposition to form a high-k dielectric for the interpoly dielectric layer of a non-volatile memory device. The increased capacitive coupling can allow a thicker oxide layer to be used between the floating gate and the control gate, resulting in improved reliability and longer lifetime of the memory cells fabricated according to this invention.
    Type: Grant
    Filed: September 12, 2002
    Date of Patent: October 17, 2006
    Assignee: ProMOS Technologies, Inc.
    Inventors: Chuck Jang, Zhong Dong, Vei-Han Chan, Ching-Hwa Chen
  • Patent number: 7001810
    Abstract: The floating gate, or the oxide between the floating and control gates, or both are nitrided before the control gate layer is deposited.
    Type: Grant
    Filed: January 30, 2004
    Date of Patent: February 21, 2006
    Assignee: ProMOS Technologies Inc.
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen
  • Publication number: 20060017092
    Abstract: Conventional fabrication of top oxide in an ONO-type memory cell stack usually produces Bird's Beak. Certain materials in the stack such as silicon nitrides are relatively difficult to oxidize. As a result oxidation does not proceed uniformly along the multi-layered height of the ONO-type stack. The present disclosure shows how radical-based fabrication of top-oxide of an ONO stack (i.e. by ISSG method) can help to reduce formation of Bird's Beak. More specifically, it is indicated that short-lived oxidizing agents (e.g., atomic oxygen) are able to better oxidize difficult to oxidize materials such as silicon nitride and the it is indicated that the short-lived oxidizing agents alternatively or additionally do not diffuse deeply through already oxidized layers of the ONO stack such as the lower silicon oxide layer. As a result, a more uniform top oxide dielectric can be fabricated with more uniform breakdown voltages along its height.
    Type: Application
    Filed: July 23, 2004
    Publication date: January 26, 2006
    Inventors: Zhong Dong, Chuck Jang, Ching-Hwa Chen, Chia-Shun Hsiao
  • Publication number: 20060008997
    Abstract: Aluminum oxide is deposited by atomic layer deposition to form a high-k dielectric for the interpoly dielectric layer of a non-volatile memory device. The increased capacitive coupling can allow a thicker oxide layer to be used between the floating gate and the control gate, resulting in improved reliability and longer lifetime of the memory cells fabricated according to this invention.
    Type: Application
    Filed: August 4, 2005
    Publication date: January 12, 2006
    Inventors: Chuck Jang, Zhong Dong, Vei-Han Chan, Ching-Hwa Chen