Patents by Inventor Dao-Long Chen

Dao-Long Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10658319
    Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.
    Type: Grant
    Filed: January 14, 2019
    Date of Patent: May 19, 2020
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chih-Pin Hung, Dao-Long Chen, Ying-Ta Chiu, Ping-Feng Yang
  • Patent number: 10658257
    Abstract: A semiconductor package structure includes a semiconductor die, at least one wiring structure, an encapsulant and a plurality of conductive elements. The semiconductor die has an active surface. The at least one wiring structure is electrically connected to the active surface of the semiconductor die. The encapsulant surrounds the semiconductor die. The encapsulant is formed from an encapsulating material, and a Young's Modulus of the encapsulant is from 0.001 GPa to 1 GPa. The conductive elements are embedded in the encapsulant, and are electrically connected to the at least one wiring structure.
    Type: Grant
    Filed: November 1, 2018
    Date of Patent: May 19, 2020
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Dao-Long Chen, Chih-Pin Hung, Ming-Hung Chen
  • Publication number: 20200144143
    Abstract: A semiconductor package structure includes a semiconductor die, at least one wiring structure, an encapsulant and a plurality of conductive elements. The semiconductor die has an active surface. The at least one wiring structure is electrically connected to the active surface of the semiconductor die. The encapsulant surrounds the semiconductor die. The encapsulant is formed from an encapsulating material, and a Young's Modulus of the encapsulant is from 0.001 GPa to 1 GPa. The conductive elements are embedded in the encapsulant, and are electrically connected to the at least one wiring structure.
    Type: Application
    Filed: November 1, 2018
    Publication date: May 7, 2020
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Dao-Long CHEN, Chih-Pin HUNG, Ming-Hung CHEN
  • Patent number: 10553527
    Abstract: A substrate including a dielectric layer and a patterned conductive layer adjacent to the dielectric layer is provided. The patterned conductive layer comprises a first conductive pad, the first conductive pad comprises a first portion having a first concave sidewall. The substrate further includes a protection layer disposed on the patterned conductive layer, and the protection layer covers the first portion of the first conductive pad.
    Type: Grant
    Filed: September 12, 2017
    Date of Patent: February 4, 2020
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Dao-Long Chen, Chih-Pin Hung
  • Publication number: 20190214323
    Abstract: A semiconductor package includes a filler composition, wherein the filler composition includes particles each including both carbon and silica, wherein the filler composition is substantially devoid of alumina or silicon carbide, and the filler composition has a weight ratio of carbon to silica of at least greater than 1.0.
    Type: Application
    Filed: March 14, 2019
    Publication date: July 11, 2019
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Ya-Yu HSIEH, Hong-Ping LIN, Dao-Long CHEN, Ping-Feng YANG, Meng-Kai SHIH
  • Publication number: 20190148326
    Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.
    Type: Application
    Filed: January 14, 2019
    Publication date: May 16, 2019
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Chih-Pin HUNG, Dao-Long CHEN, Ying-Ta CHIU, Ping-Feng YANG
  • Publication number: 20190080993
    Abstract: A substrate including a dielectric layer and a patterned conductive layer adjacent to the dielectric layer is provided. The patterned conductive layer comprises a first conductive pad, the first conductive pad comprises a first portion having a first concave sidewall. The substrate further includes a protection layer disposed on the patterned conductive layer, and the protection layer covers the first portion of the first conductive pad.
    Type: Application
    Filed: September 12, 2017
    Publication date: March 14, 2019
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Dao-Long CHEN, Chih-Pin HUNG
  • Patent number: 10217649
    Abstract: A semiconductor device package includes a substrate, a semiconductor device, and an underfill. The substrate includes a top surface defining a mounting area, and a barrier section on the top surface and adjacent to the mounting area. The semiconductor device is mounted on the mounting area of the substrate. The underfill is disposed between the semiconductor device and the mounting area and the barrier section of the substrate. A contact angle between a surface of the underfill and the barrier section is greater than or equal to about 90 degrees.
    Type: Grant
    Filed: June 9, 2017
    Date of Patent: February 26, 2019
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Jin-Yuan Lai, Tang-Yuan Chen, Ying-Xu Lu, Dao-Long Chen, Kwang-Lung Lin, Chih-Pin Hung, Tse-Chuan Chou, Ming-Hung Chen, Chi-Hung Pan
  • Patent number: 10181448
    Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.
    Type: Grant
    Filed: March 22, 2016
    Date of Patent: January 15, 2019
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chih-Pin Hung, Dao-Long Chen, Ying-Ta Chiu, Ping-Feng Yang
  • Publication number: 20180358238
    Abstract: The present disclosure relates to a semiconductor device package comprising a substrate, a semiconductor device, and a underfill. The substrate includes a top surface defining a mounting area, and a barrier section on the top surface and adjacent to the mounting area. The semiconductor device is mounted on the mounting area of the substrate. The underfill is disposed between the semiconductor device and the mounting area and the barrier section of the substrate. A contact angle between a surface of the underfill and the barrier section is greater than or equal to about 90 degrees.
    Type: Application
    Filed: June 9, 2017
    Publication date: December 13, 2018
    Inventors: Jin-Yuan LAI, Tang-Yuan CHEN, Ying-Xu LU, Dao-Long CHEN, Kwang-Lung LIN, Chih-Pin HUNG, Tse-Chuan CHOU, Ming-Hung CHEN, Chi-Hung PAN
  • Patent number: 10037974
    Abstract: A semiconductor device package includes a package substrate, a first electronic device, a second electronic device and a first molding layer. The package substrate includes a first surface, a second surface opposite to the first surface, and an edge. The first electronic device is positioned over and electrically connected to the package substrate through the first surface. The second electronic device is positioned over and electrically connected to the first electronic device. The first molding layer is positioned over the package substrate, and the first molding layer encapsulates a portion of the first surface and the edge of the package substrate.
    Type: Grant
    Filed: January 26, 2017
    Date of Patent: July 31, 2018
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chien Lin Chang Chien, Chang Chi Lee, Chin-Li Kao, Dao-Long Chen, Ta-Chien Cheng
  • Publication number: 20180114762
    Abstract: A semiconductor package structure includes a substrate, a semiconductor element, an encapsulant, an adhesion layer and a metal cap. The semiconductor element is disposed on the substrate. The encapsulant covers the semiconductor element. The adhesion layer is disposed on the encapsulant. The metal cap is attached to the encapsulant by the adhesion layer, and the metal cap is conformal with the encapsulant.
    Type: Application
    Filed: October 20, 2016
    Publication date: April 26, 2018
    Inventors: Ying-Ta CHIU, Chiu-Wen LEE, Dao-Long CHEN, Po-Hsien SUNG, Ping-Feng YANG, Kwang-Lung LIN
  • Patent number: 9953930
    Abstract: A semiconductor package structure includes a substrate, a semiconductor element, an encapsulant, an adhesion layer and a metal cap. The semiconductor element is disposed on the substrate. The encapsulant covers the semiconductor element. The adhesion layer is disposed on the encapsulant. The metal cap is attached to the encapsulant by the adhesion layer, and the metal cap is conformal with the encapsulant.
    Type: Grant
    Filed: October 20, 2016
    Date of Patent: April 24, 2018
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Ying-Ta Chiu, Chiu-Wen Lee, Dao-Long Chen, Po-Hsien Sung, Ping-Feng Yang, Kwang-Lung Lin
  • Patent number: 9917071
    Abstract: A semiconductor package includes: a first substrate including a first interconnection structure extending from a surface of the first substrate, the first interconnection structure including grains of a first size, a second substrate including: a second interconnection structure comprising grains of a second size, and a third interconnection structure disposed between the first interconnection structure and the second interconnection structure, the third interconnection structure including grains of a third size, a first sidewall inclined at a first angle to a reference plane and a second sidewall inclined at a second angle to the reference plane, wherein the first angle is different from the second angle, the first sidewall is disposed between the first substrate and the second sidewall, and the third size is smaller than both the first size and the second size.
    Type: Grant
    Filed: December 7, 2016
    Date of Patent: March 13, 2018
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Ying-Ta Chiu, Yong-Da Chiu, Dao-Long Chen, Chih-Cheng Lee, Chih-Pin Hung
  • Publication number: 20170278814
    Abstract: A semiconductor device includes a semiconductor element, a trace disposed adjacent to a surface of the semiconductor element, a bonding pad disposed adjacent to the surface of the semiconductor element and connected to the trace, and a pillar disposed on the bonding pad. The pillar includes a first end wall, a second end wall opposite the first end wall, a first side wall, and a second side wall opposite the first side wall. The first side wall and the second side wall connect the first end wall to the second end wall. One or both of the first side wall and the second side wall incline inwardly from the first end wall to the second end wall. The pillar is disposed on the bonding pad such that the first end wall is closer to the trace than is the second end wall.
    Type: Application
    Filed: March 22, 2016
    Publication date: September 28, 2017
    Inventors: Chih-Pin HUNG, Dao-Long CHEN, Ying-Ta CHIU, Ping-Feng YANG
  • Publication number: 20170263589
    Abstract: A semiconductor device package includes a package substrate, a first electronic device, a second electronic device and a first molding layer. The package substrate includes a first surface, a second surface opposite to the first surface, and an edge. The first electronic device is positioned over and electrically connected to the package substrate through the first surface. The second electronic device is positioned over and electrically connected to the first electronic device. The first molding layer is positioned over the package substrate, and the first molding layer encapsulates a portion of the first surface and the edge of the package substrate.
    Type: Application
    Filed: January 26, 2017
    Publication date: September 14, 2017
    Inventors: Chien Lin CHANG CHIEN, Chang Chi LEE, Chin-Li KAO, Dao-Long CHEN, Ta-Chien CHENG
  • Patent number: 9741675
    Abstract: The present disclosure relates to bump structures and a semiconductor device and semiconductor device package having the same. The semiconductor device includes a body, at least one conductive metal pad and at least one metal pillar. The body includes a first surface. The at least one conductive metal pad is disposed on the first surface. Each metal pillar is formed on a corresponding conductive metal pad. Each metal pillar has a concave side wall and a convex side wall opposite the first concave side wall, and the concave side wall and the convex side wall are orthogonal to the corresponding conductive metal pad.
    Type: Grant
    Filed: January 16, 2015
    Date of Patent: August 22, 2017
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Dao-Long Chen, Ping-Feng Yang, Chang-Chi Lee, Chien-Fan Chen
  • Publication number: 20170141007
    Abstract: The present disclosure relates to a filler composition for a semiconductor package. The filler composition comprises carbon and silica.
    Type: Application
    Filed: November 17, 2015
    Publication date: May 18, 2017
    Inventors: Ya-Yu HSIEH, Hong-Ping LIN, Dao-Long CHEN, Ping-Feng YANG, Meng-Kai SHIH
  • Patent number: 9589871
    Abstract: The present disclosure relates to a semiconductor package structure and a method for manufacturing the same. The semiconductor package structure includes a leadframe and a semiconductor die. The leadframe includes a main portion and a protrusion portion. The semiconductor die is bonded to a first surface of the main portion. The protrusion portion protrudes from a second surface of the main portion. The position of the protrusion portion corresponds to the position of the semiconductor die.
    Type: Grant
    Filed: April 13, 2015
    Date of Patent: March 7, 2017
    Assignee: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Tang-Yuan Chen, Chin-Li Kao, Kuo-Hua Chen, Ming-Hung Chen, Dao-Long Chen
  • Publication number: 20160300782
    Abstract: The present disclosure relates to a semiconductor package structure and a method for manufacturing the same. The semiconductor package structure includes a leadframe and a semiconductor die. The leadframe includes a main portion and a protrusion portion. The semiconductor die is bonded to a first surface of the main portion. The protrusion portion protrudes from a second surface of the main portion. The position of the protrusion portion corresponds to the position of the semiconductor die.
    Type: Application
    Filed: April 13, 2015
    Publication date: October 13, 2016
    Inventors: Tang-Yuan CHEN, Chin-Li KAO, Kuo-Hua CHEN, Ming-Hung CHEN, Dao-Long CHEN