Patents by Inventor David L. Waller

David L. Waller has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030034544
    Abstract: A microcomputer comprises an integrated circuit device with processor and memory and communication links arranged to provide non-shared connections to similar links of other microcomputers. The communication links include message synchronisation and permit creation of networks of microcomputers with rapid communication between concurrent processes on the same or different microcomputers.
    Type: Application
    Filed: April 10, 2002
    Publication date: February 20, 2003
    Inventors: Michael David May, Jonathan Edwards, David L. Waller
  • Patent number: 6414368
    Abstract: A microcomputer comprises an integrated circuit device with processor and memory and communication links arranged to provide non-shared connections to similar links of other microcomputers. The communication links include message synchronisation and permit creation of networks of microcomputers with rapid communication between concurrent processes on the same or different microcomputers.
    Type: Grant
    Filed: March 3, 1998
    Date of Patent: July 2, 2002
    Assignee: STMicroelectronics Limited
    Inventors: Michael David May, Jonathan Edwards, David L. Waller
  • Patent number: 5506437
    Abstract: A microcomputer comprises an integrated circuit device with processor and memory and communication links arranged to provide non-shared connections to similar links of other microcomputers. The communication links include message synchronization and permit creation of networks of microcomputers with rapid communication between concurrent processes on the same or different microcomputers.
    Type: Grant
    Filed: May 24, 1993
    Date of Patent: April 9, 1996
    Assignee: Inmos Limited
    Inventors: Michael D. May, Jonathan Edwards, David L. Waller
  • Patent number: 5491359
    Abstract: A microcomputer comprises an integrated circuit device with processor and memory and communication links arranged to provide non-shared connections to similar links of other microcomputers. The communication links include message synchronization and permit creation of networks of microcomputers with rapid communication between concurrent processes on the same or different microcomputers.
    Type: Grant
    Filed: May 24, 1993
    Date of Patent: February 13, 1996
    Assignee: INMOS Limited
    Inventors: Michael D. May, Jonathan Edwards, David L. Waller
  • Patent number: 5452467
    Abstract: A microcomputer includes an on-chip processor with at least 1K bytes of high density RAM on-chip together with isolation regions to protect the RAM from noise from transistors on-chip operating independently of the RAM.
    Type: Grant
    Filed: May 24, 1993
    Date of Patent: September 19, 1995
    Assignee: Inmos Limited
    Inventors: Michael D. May, Jonathan Edwards, David L. Waller
  • Patent number: 5031092
    Abstract: A microcomputer comprises an integrated circuit device with processor and memory and communication links arranged to provide non-shared connections to similar links of other microcomputers. The communication links include message synchronisation and permit creation of networks or microcomputers with rapid communication between concurrent processes on the same or different microcomputers.
    Type: Grant
    Filed: July 14, 1989
    Date of Patent: July 9, 1991
    Assignee: Inmos Limited
    Inventors: Jonathan Edwards, David L. Waller, Michael D. May
  • Patent number: 4730276
    Abstract: A bit-line load for a static random access memory incorporates a load comprising a diode, and current limiting means in series with the diode, the diode/limiter assembly being shunted by a current source. This overcomes both the V.sub.dd drop problem and the high write cycle current flow experienced with conventional bit line loads.
    Type: Grant
    Filed: June 12, 1986
    Date of Patent: March 8, 1988
    Assignee: STC PLC
    Inventor: David L. Waller
  • Patent number: 4680698
    Abstract: A programmable, high speed, single chip microcomputer includes 4K of RAM, ROM, registers and an ALU. Program can be stored in the on-chip RAM. The first local variable of each process to be executed is a workspace pointer (WPTR), and each process has a respective workspace identified by its WPTR. For each process, addressing of other variables is relative to the current WPTR, which is stored in a workpiece pointer register (WPTR REG). Instructions are constant bit size, having a function portion and a data portion loaded, respectively, into an instruction buffer (IB) and an operand register (OREGTR). Memory address locations are formed by combining the contents of the workspace pointer register and the operand register, or the contents of the A Register and the operand register. A set of "direct functions" obtains data from OREG. "Indirect functions" use the OREG contents to identify other functions, obtaining data from registers other than the operand register.
    Type: Grant
    Filed: November 16, 1983
    Date of Patent: July 14, 1987
    Assignee: Inmos Limited
    Inventors: Jonathan Edwards, David L. Waller, Michael D. May
  • Patent number: 4672581
    Abstract: The columns of a memory array are accessed by a plurality of column decoders, each decoder selectively accessing one column in a respective group of columns. Each column decoder can be connected to a respective data line by way of a first transistor, and the data line can also be connected to the decoder of a preceding group of columns by way of a second transistor. The second transistor associated with the first stage can connect the first data line to a spare column decoder accessing a spare group of columns.The conditon of each pair of first and second transistors is controlled by way of a respective normally closed fuse, and generally each column decoder is connected by its first transistor only to its respective data line. However, if defects are found in a group of columns, the associated fuse is blown to isolate that group from its data line. The second transistor is then rendered conductive to connect the data line to the preceding column decoder.
    Type: Grant
    Filed: April 25, 1984
    Date of Patent: June 9, 1987
    Assignee: Inmos Limited
    Inventor: David L. Waller