Patents by Inventor Dennis R. Wilson

Dennis R. Wilson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6856573
    Abstract: A column decoder cell layout for use in a 1T/1C ferroelectric memory array includes a first column decoder section having two input nodes for receiving a first input/output signal and a first inverted input/output signal, two output nodes for providing a fist bit line signal and a first inverted bit line signal, and a column decode node for receiving a column decode signal, a second column decoder section having two input nodes for receiving a second input/output signal and a second inverted input/output signal, two output nodes for providing a second bit line signal and a second inverted bit line signal, and a column decode node for receiving the column decode signal, wherein the width of the column decoder cell is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
    Type: Grant
    Filed: March 13, 2003
    Date of Patent: February 15, 2005
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, Dennis R. Wilson, Joseph Perkalis
  • Patent number: 6691778
    Abstract: Methods of performing down hole operations in a wellbore. A vibrational source is positioned within a tubular member such that an annulus is formed between the vibrational source and an interior surface of the tubular member. A fluid medium, such as high bulk modulus drilling mud, is disposed within the annulus. The vibrational source forms a fluid coupling with the tubular member through the fluid medium to transfer vibrational energy to the tubular member. The vibrational energy may be used, for example, to free a stuck tubular, consolidate a cement slurry and/or detect voids within a cement slurry prior to the curing thereof.
    Type: Grant
    Filed: November 2, 2001
    Date of Patent: February 17, 2004
    Assignee: The United States of America as represented by the United States Department of Energy
    Inventors: Jack H. Cole, David M. Weinberg, Dennis R. Wilson
  • Publication number: 20030210584
    Abstract: A column decoder cell layout for use in a 1T/1C ferroelectric memory array includes a first column decoder section having two input nodes for receiving a first input/output signal and a first inverted input/output signal, two output nodes for providing a fist bit line signal and a first inverted bit line signal, and a column decode node for receiving a column decode signal, a second column decoder section having two input nodes for receiving a second input/output signal and a second inverted input/output signal, two output nodes for providing a second bit line signal and a second inverted bit line signal, and a column decode node for receiving the column decode signal, wherein the width of the column decoder cell is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
    Type: Application
    Filed: March 13, 2003
    Publication date: November 13, 2003
    Inventors: Judith E. Allen, Dennis R. Wilson, Joseph Perkalis
  • Patent number: 6560137
    Abstract: A memory cell layout for use in a 1T/1C ferroelectric memory array includes an access transistor having a gate coupled to a word line and a current path coupled between a bit line and an internal cell node, a shunt word line extending across the memory cell that is electrically isolated from the word line and the access transistor within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a plate line.
    Type: Grant
    Filed: January 16, 2001
    Date of Patent: May 6, 2003
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, Lark E. Lehman, Dennis R. Wilson
  • Publication number: 20020104652
    Abstract: Methods of performing down hole operations in a wellbore. A vibrational source is positioned within a tubular member such that an annulus is formed between the vibrational source and an interior surface of the tubular member. A fluid medium, such as high bulk modulus drilling mud, is disposed within the annulus. The vibrational source forms a fluid coupling with the tubular member through the fluid medium to transfer vibrational energy to the tubular member. The vibrational energy may be used, for example, to free a stuck tubular, consolidate a cement slurry and/or detect voids within a cement slurry prior to the curing thereof.
    Type: Application
    Filed: November 2, 2001
    Publication date: August 8, 2002
    Inventors: Jack H. Cole, David M. Weinberg, Dennis R. Wilson
  • Publication number: 20010033510
    Abstract: A memory cell layout for use in a 1T/1C ferroelectric memory array includes an access transistor having a gate coupled to a word line and a current path coupled between a bit line and an internal cell node, a shunt word line extending across the memory cell that is electrically isolated from the word line and the access transistor within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a plate line.
    Type: Application
    Filed: January 16, 2001
    Publication date: October 25, 2001
    Inventors: Judith E. Allen, Lark Lehman, Dennis R. Wilson
  • Patent number: 6252793
    Abstract: A memory cell layout for use in a 1T/1C ferroelectric memory array includes an access transistor having a gate coupled to a word line and a current path coupled between a bit line and an internal cell node, a shunt word line extending across the memory cell that is electrically isolated from the word line and the access transistor within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a plate line.
    Type: Grant
    Filed: September 15, 2000
    Date of Patent: June 26, 2001
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, William F. Kraus, Lark E. Lehman, Dennis R. Wilson
  • Patent number: 6060919
    Abstract: A preferred state power-up latch circuit includes first and second cross-coupled P-channel transistors coupled to a first source of supply voltage, first and second cross-coupled N-channel transistors coupled to a second source of supply voltage, the transistors being coupled together to form a latch having an output node, in which at least one of the gate lengths is unequal to the other gates lengths in order to establish a preferred state upon power-up, and the gate width of all the transistors is equal.
    Type: Grant
    Filed: December 4, 1998
    Date of Patent: May 9, 2000
    Assignee: Ramtron International Corporation
    Inventors: Dennis R. Wilson, William F. Kraus
  • Patent number: 6009947
    Abstract: A wellbore completion system utilizes casing conveyed devices to establish a fluid communication path between a downhole formation and the casing string. Extendible pistons are mounted in the wall of the casing pipe string and are extended toward contact with the downhole formation after the casing is set. An explosive device is mounted in the pistons and includes a detonator and a shaped charge. The detonator is housed in a plug threaded into one end of the piston. The shaped charge is housed in a canister conveniently inserted into the other end of the piston. The explosives included in the system may thus be conveniently assembled at the well site. Explosive in the pistons are activated by a separately conveyed activation system which produces a pressure wave to detonate the explosives and establish fluid communication between the casing and formation.
    Type: Grant
    Filed: March 18, 1996
    Date of Patent: January 4, 2000
    Assignee: Conoco Inc.
    Inventors: Dennis R. Wilson, Malak E. Yunan, Wilber R. Moyer, Larry K. Moran
  • Patent number: 6002634
    Abstract: A method of driving a sense amplifier having at least one input/output node and at least one latch node the method includes the steps of initially setting the latch node to a first logic state such that the sense amplifier is disabled, adjusting the latch node voltage in one or more discrete levels, and finally setting the latch node to a second logic state such that the sense amplifier is enabled.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: December 14, 1999
    Assignee: Ramtron International Corporation
    Inventor: Dennis R. Wilson
  • Patent number: 5999461
    Abstract: A bootstrap circuit suitable for use in driving the word line of a FRAM.RTM. memory circuit is energized by a VDD power supply voltage. The bootstrap circuit includes a first N-channel MOS transistor wherein the source/drain forms the input of the circuit. A second N-channel MOS transistor is included wherein one of the source/drains receives a clock signal, and the other source/drain forms the output, which drives the word line. The gate of the second transistor is coupled to the other source/drain of the first transistor. The bootstrap circuit includes further circuitry for generating a voltage greater tan the VDD power supply voltage that is coupled to the gate of the first transistor. A capacitor or capacitor-connected transistor is coupled between the input and the gate of the first transistor, and a third transistor has one source/drain coupled to the gate of the first transistor, and the other source/drain receives a control signal, and the gate is coupled to the VDD power supply.
    Type: Grant
    Filed: June 7, 1996
    Date of Patent: December 7, 1999
    Assignee: Ramtron International Corporation
    Inventors: Donald J. Verhaeghe, Dennis R. Wilson
  • Patent number: 5986919
    Abstract: A reference cell layout for use in a 1T/1C ferroelectric memory array includes a transistor of a first polarity type having a gate coupled to a reference word line and a current path coupled between a bit line and an internal cell node, a transistor of a second polarity type having a gate coupled to a pre-charge line and a current path coupled between a source of power supply voltage and the internal cell node, a shunt reference word line extending across the reference cell that is electrically isolated from the reference word line, the pre-charge line and the transistors within the physical boundary of the memory cell, and a ferroelectric capacitor coupled between the internal cell node and a reference plate line.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: November 16, 1999
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, William F. Kraus, Dennis R. Wilson, Lark E. Lehman
  • Patent number: 5969980
    Abstract: A sense amplifier cell layout for use in a 1T/1C ferroelectric memory array includes a first sense amplifier having two input/output nodes for receiving a first bit line signal and a first inverted bit line signal and a second sense amplifier having two input/output nodes for receiving a second bit line signal and a second inverted bit line signal, wherein the combined width of the first and second sense amplifiers is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: October 19, 1999
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, Dennis R. Wilson, Lark E. Lehman
  • Patent number: 5956266
    Abstract: A reference cell for a 1T/1C ferroelectric memory includes a transistor of a first polarity type having a gate coupled to a reference cell word line, and a current path coupled between a bit line and an internal reference cell node, a transistor of a second polarity type having a gate coupled to a pre-charge line, and a current path coupled between a source of supply voltage and the internal reference cell node, and a ferroelectric capacitor coupled between the internal reference cell node and ground.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: September 21, 1999
    Assignee: Ramtron International Corporation
    Inventors: Dennis R. Wilson, William F. Kraus, Lark E. Lehman, Steven D. Traynor
  • Patent number: 5909624
    Abstract: An integrated circuit capacitor and method for making the same utilizes a ferroelectric dielectric, such as lead-zirconate-titanate ("PZT"), to produce a high value peripheral capacitor for integration on a common substrate with a ferroelectric memory array also utilizing ferroelectric memory cell capacitors as non-volatile storage elements. The peripheral capacitor is linearly operated in a single direction and may be readily integrated to provide capacitance values on the order of 1-10 nF or more utilizing the same processing steps as are utilized to produce the alternately polarizable memory cell capacitors. The high value peripheral capacitor has application, for example, as a filter capacitor associated with the on-board power supply of a passive radio frequency ("RF") identification ("ID") transponder.
    Type: Grant
    Filed: October 18, 1995
    Date of Patent: June 1, 1999
    Assignee: Ramtron International Corporation
    Inventors: Michael W. Yeager, Dennis R. Wilson
  • Patent number: 5892728
    Abstract: A column decoder cell layout for use in a 1T/1C ferroelectric memory array includes a first column decoder section having two input nodes for receiving a first input/output signal and a first inverted input/output signal, two output nodes for providing a first bit line signal and a first inverted bit line signal, and a column decode node for receiving a column decode signal, a second column decoder section having two input nodes for receiving a second input/output signal and a second inverted input/output signal, two output nodes for providing a second bit line signal and a second inverted bit line signal, and a column decode node for receiving the column decode signal, wherein the width of the column decoder cell is substantially the same as the width of two columns of 1T/1C memory cells used in the array.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: April 6, 1999
    Assignee: Ramtron International Corporation
    Inventors: Judith E. Allen, Dennis R. Wilson, Joseph J. Perkalis
  • Patent number: 5880989
    Abstract: A method of operating a 1T/1C ferroelectric memory having a memory cell coupled to a word line, a bit line, and a plate line, includes the steps of turning on the word line, energizing the plate line to establish a charge on the bit line, turning off the word line, and sensing the charge on the bit line while the word line is off.
    Type: Grant
    Filed: November 14, 1997
    Date of Patent: March 9, 1999
    Assignee: Ramtron International Corporation
    Inventors: Dennis R. Wilson, William F. Kraus, Lark Edward Lehman
  • Patent number: 5822237
    Abstract: A reference cell for a 1T-1C memory is disclosed for use in either an open or folded memory cell array. Each reference cell has two outputs each coupled to a bit line that each develop a voltage substantially half of that developed by a ferroelectric memory cell. The reference voltages and memory cell voltage are than resolved by a sense amplifier. Each reference cell includes two ferroelectric capacitors that are the same size and fabricated with the identical process as the memory cell ferroelectric capacitors. Any changes in the memory cell capacitor similarly affects the reference cell capacitor, and thus the reference voltage is always substantially half of that developed by the memory cell. The reference cells include a number of timing inputs, which control charge sharing and configure the cell to operate in either a DRAM or FRAM.RTM. mode. In a first embodiment, one of the reference cell capacitors is poled.
    Type: Grant
    Filed: April 18, 1996
    Date of Patent: October 13, 1998
    Assignee: Ramtron International Corporation
    Inventors: Dennis R. Wilson, H. Brett Meadows
  • Patent number: 5774392
    Abstract: A ferroelectric memory array includes a word line coupled to a row of ferroelectric memory cells and a word line driver circuit for establishing a full power supply voltage on the word line. A bootstrapping circuit is coupled between the word line and a boost line for receiving a boost signal. The bootstrapping circuit includes a ferroelectric capacitor and coupling circuitry for coupling the ferroelectric capacitor between the boost line and the word line in a first operational mode such that the peak voltage on the word line is greater than the power supply voltage, and for isolating the ferroelectric capacitor from the boost line in a second operational mode.
    Type: Grant
    Filed: March 28, 1996
    Date of Patent: June 30, 1998
    Assignee: Ramtron International Corporation
    Inventors: William F. Kraus, Dennis R. Wilson
  • Patent number: 5653287
    Abstract: Hydrocarbon fluid recovery from wells extending into subterranean formations is stimulated by treatment of the near-wellbore formations with cryogenic liquid.
    Type: Grant
    Filed: June 9, 1995
    Date of Patent: August 5, 1997
    Assignee: Conoco Inc.
    Inventors: Dennis R. Wilson, Robert M. Siebert, Pat Lively