Patents by Inventor Donald M. Kenney

Donald M. Kenney has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4470191
    Abstract: A simple process is provided for making a planar CMOS structure wherein isolation regions required by bulk CMOS structures are first formed, an N channel device field region is self-aligned to an N well region in a semiconductor substrate and a refractory material is twice defined for forming P and N channels, the first definition masking P channel source and drain regions while defining the N channel and the second definition defining the P channel while using a photoresist layer to mask the N channel. In the process, a technique which uses a single mask level defines the well region and self-aligns the necessary field doping to the well region to provide closely spaced N and P channel devices.
    Type: Grant
    Filed: December 9, 1982
    Date of Patent: September 11, 1984
    Assignee: International Business Machines Corporation
    Inventors: Peter E. Cottrell, Henry J. Geipel, Jr., Donald M. Kenney
  • Patent number: 4364074
    Abstract: High density VMOSFET devices, particularly single transistor memory cells, are provided by use of a series of simplified self-aligning process steps. Gate electrodes, source/drain regions and source/drain contacts are provided with the aid of an initial mask-less photoresist removal process in which a relatively thick layer of self-leveling photoresist is uniformly removed in order to define portions of a gate electrode within the recess of a V-groove. The gate electrode subsequently acts as a self-aligned mask to define implanted source/drain regions also within the V-groove and to enable second level interconnecting metallurgy contacts to be formed along the sidewalls of the V-groove.
    Type: Grant
    Filed: June 12, 1980
    Date of Patent: December 14, 1982
    Assignee: International Business Machines Corporation
    Inventors: Richard R. Garnache, Donald M. Kenney, Nandor G. Thoma
  • Patent number: 4326332
    Abstract: A method for providing high density dynamic memory cells which provides self-alignment of both V-MOSFET device elements and their interconnections through the use of a device-defining masking layer having a plurality of parallel thick and thin regions. Holes are etched in portions of the thin regions with the use of an etch mask defining a plurality of parallel regions aligned perpendicular to the regions in the masking layer. V-MOSFET devices having self-aligned gate electrodes are formed in the holes and device interconnecting lines are formed under the remaining portions of the thin regions. A combination of anisotropic etching and directionally dependent etching, such as reaction ion etching, may be used to extend the depth of V-grooves. A method of eliminating the overhang of a masking layer after anisotropic etching includes the oxidation of the V-groove followed by etching to remove both the grown oxide and the overhang is also disclosed.
    Type: Grant
    Filed: July 28, 1980
    Date of Patent: April 27, 1982
    Assignee: International Business Machines Corp.
    Inventor: Donald M. Kenney
  • Patent number: 4295924
    Abstract: A method for providing self-aligned conductors in vertically integrated semiconductor devices which includes providing recesses in the surface of a semiconductor substrate for the fabrication of V-groove devices, providing a conductive layer over the surface and then applying a layer of masking material over the conductive layer to form a planar upper surface, selectively etching the masking material until it remains only in the recesses and then selectively etching the exposed portion of the conductive layer.
    Type: Grant
    Filed: December 17, 1979
    Date of Patent: October 20, 1981
    Assignee: International Business Machines Corporation
    Inventors: Richard R. Garnache, Donald M. Kenney