Patents by Inventor Elizabeth Cuevas

Elizabeth Cuevas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11362218
    Abstract: A memory device includes a semiconductor substrate with memory cell and logic regions. A floating gate is disposed over the memory cell region and has an upper surface terminating in opposing front and back edges and opposing first and second side edges. An oxide layer has a first portion extending along the logic region and a first thickness, a second portion extending along the memory cell region and has the first thickness, and a third portion extending along the front edge with the first thickness and extending along a tunnel region portion of the first side edge with a second thickness less than the first thickness. A control gate has a first portion disposed on the oxide layer second portion and a second portion vertically over the front edge and the tunnel region portion of the first side edge. A logic gate is disposed on the oxide layer first portion.
    Type: Grant
    Filed: June 23, 2020
    Date of Patent: June 14, 2022
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Jinho Kim, Elizabeth Cuevas, Yuri Tkachev, Parviz Ghazavi, Bernard Bertello, Gilles Festes, Bruno Villard, Catherine Decobert, Nhan Do, Jean Francois Thiery
  • Publication number: 20210399127
    Abstract: A memory device includes a semiconductor substrate with memory cell and logic regions. A floating gate is disposed over the memory cell region and has an upper surface terminating in opposing front and back edges and opposing first and second side edges. An oxide layer has a first portion extending along the logic region and a first thickness, a second portion extending along the memory cell region and has the first thickness, and a third portion extending along the front edge with the first thickness and extending along a tunnel region portion of the first side edge with a second thickness less than the first thickness. A control gate has a first portion disposed on the oxide layer second portion and a second portion vertically over the front edge and the tunnel region portion of the first side edge. A logic gate is disposed on the oxide layer first portion.
    Type: Application
    Filed: June 23, 2020
    Publication date: December 23, 2021
    Inventors: Jinho Kim, Elizabeth Cuevas, Yuri Tkachev, Parviz Ghazavi, Bernard Bertello, Gilles Festes, Bruno Villard, Catherine Decobert, Nhan Do, Jean Francois Thiery
  • Patent number: 11018147
    Abstract: A method of forming a memory device includes forming a floating gate on a memory cell area of a semiconductor substrate, having an upper surface terminating in an edge. An oxide layer is formed having first and second portions extending along the logic and memory cell regions of the substrate surface, respectively, and a third portion extending along the floating gate edge. A non-conformal layer is formed having a first, second and third portions covering the oxide layer first, second and third portions, respectively. An etch removes the non-conformal layer third portion, and thins but does not entirely remove the non-conformal layer first and second portions. An etch reduces the thickness of the oxide layer third portion. After removing the non-conformal layer first and second portions, a control gate is formed on the oxide layer second portion and a logic gate is formed on the oxide layer first portion.
    Type: Grant
    Filed: February 4, 2020
    Date of Patent: May 25, 2021
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Jinho Kim, Elizabeth Cuevas, Parviz Ghazavi, Bernard Bertello, Gilles Festes, Catherine Decobert, Yuri Tkachev, Bruno Villard, Nhan Do
  • Patent number: 9245638
    Abstract: A method of operating a memory cell that comprises first and second regions spaced apart in a substrate with a channel region therebetween, a floating gate disposed over the channel region and the fir region, a control gate disposed over the channel region and laterally adjacent to the floating gate with a portion disposed over the floating gate, and a coupling gate disposed over the first region and laterally adjacent to the floating gate. A method of erasing the memory cell includes applying a positive voltage to the control gate and a negative voltage to the coupling gate. A method of reading the memory cell includes applying positive voltages to the control gate, to the coupling gate, and to one of the first and second regions.
    Type: Grant
    Filed: March 17, 2014
    Date of Patent: January 26, 2016
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Nhan Do, Elizabeth A. Cuevas, Yuri Tkachev, Mandana Tadayoni, Henry A. Om'mani
  • Publication number: 20140198578
    Abstract: A method of operating a memory cell that comprises first and second regions spaced apart in a substrate with a channel region therebetween, a floating gate disposed over the channel region and the first region, a control gate disposed over the channel region and laterally adjacent to the floating gate with a portion disposed over the floating gate, and a coupling gate disposed over the first region and laterally adjacent to the floating gate. A method of erasing the memory cell includes applying a positive voltage to the control gate and a negative voltage to the coupling gate. A method of reading the memory cell includes applying positive voltages to the control gate, to the coupling gate, and to one of the first and second regions.
    Type: Application
    Filed: March 17, 2014
    Publication date: July 17, 2014
    Applicant: Silicon Storage Technology, Inc.
    Inventors: Nhan Do, Elizabeth A. Cuevas, Yuri Tkachev, Mandana Tadayoni, Henry A. Om'mani
  • Patent number: 8711636
    Abstract: A method of operating a memory cell that comprises first and second regions spaced apart in a substrate with a channel region therebetween, a floating gate disposed over the channel region and the first region, a control gate disposed over the channel region and laterally adjacent to the floating gate with a portion disposed over the floating gate, and a coupling gate disposed over the first region and laterally adjacent to the floating gate. A method of erasing the memory cell includes applying a positive voltage to the control gate and a negative voltage to the coupling gate. A method of reading the memory cell includes applying positive voltages to the control gate, to the coupling gate, and to one of the first and second regions.
    Type: Grant
    Filed: May 3, 2012
    Date of Patent: April 29, 2014
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Nhan Do, Elizabeth A. Cuevas, Yuri Tkachev, Mandana Tadayoni, Henry A. Om'Mani
  • Publication number: 20130121085
    Abstract: A method of operating a memory cell that comprises first and second regions spaced apart in a substrate with a channel region therebetween, a floating gate disposed over the channel region and the first region, a control gate disposed over the channel region and laterally adjacent to the floating gate with a portion disposed over the floating gate, and a coupling gate disposed over the first region and laterally adjacent to the floating gate. A method of erasing the memory cell includes applying a positive voltage to the control gate and a negative voltage to the coupling gate. A method of reading the memory cell includes applying positive voltages to the control gate, to the coupling gate, and to one of the first and second regions.
    Type: Application
    Filed: May 3, 2012
    Publication date: May 16, 2013
    Inventors: Nhan Do, Elizabeth A. Cuevas, Yuri Tkachev, Mandana Tadayoni, Henry A. Om'Mani
  • Publication number: 20070288881
    Abstract: The present invention is a method by which a first party provides a first design for a first integrated circuit to a second party that has a second design for a second integrated circuit, whereby the first design is to be integrated within the second design, The method provides a mechanism to safeguard the intellectual property of the first design of the first party and the intellectual property of the second design of the second party from the other party, at the same time ensuring that the integration of the first design and the second design can occur. In particular, the peripheral interface information of the physical layout and electrical characteristics of the first design is provided by the first party to the second party. In turn, the peripheral interface information of the physical layout and electrical characteristics of the second design is provided by the second party to the first party.
    Type: Application
    Filed: June 12, 2006
    Publication date: December 13, 2007
    Inventors: Sreeni Maheshwarla, Amitay Levi, Elizabeth Cuevas