Patents by Inventor Fang-Lin Tsai
Fang-Lin Tsai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240312889Abstract: An electronic package and a circuit structure thereof are provided, in which a circuit layer and an electrical function part are formed on a dielectric layer of the circuit structure, and the dielectric layer has at least one corner at a right angle, where a shape of the electrical function part at the corner and corresponding to the right angle is of a non-right angle shape and/or a routing path of the circuit layer at the corner and corresponding to the right angle is of a non-right angle shape, so that stress concentration can be reduced, thereby preventing the electronic package from warping.Type: ApplicationFiled: June 30, 2023Publication date: September 19, 2024Inventors: Fang-Lin TSAI, Wei-Son TSAI, Kun-Yuan LUO, Pei-Geng WENG, Ching-Hung TSENG
-
Publication number: 20240282655Abstract: An electronic package and a manufacturing method thereof are provided, in which an electronic element is pasted on a routing layer that is configured with a plurality of conductive pillars, then the electronic element, the conductive pillars and the routing layer are covered with a cladding layer, and a circuit structure electrically connected to the electronic element and the conductive pillars is formed on the cladding layer. Therefore, the conductive pillars can be directly formed on the routing layer and the dielectric layer is omitted, so there is no need to consider the thickness of the dielectric layer, so as to facilitate the thinning of the electronic package.Type: ApplicationFiled: June 1, 2023Publication date: August 22, 2024Inventors: Fang-Lin TSAI, Wei-Son TSAI, Kun-Yuan LUO, Pei-Geng WENG, Sheng-Hua YANG
-
Publication number: 20240222290Abstract: An electronic package is provided, in which an electronic element and a plurality of shielding pillars are embedded in an encapsulating layer, a shielding layer is formed on one surface of the encapsulating layer to cover the electronic element and is in contact with and connected to the plurality of shielding pillars, and a circuit structure is formed on the other surface of the encapsulating layer to electrically connect to the electronic element. Therefore, when the electronic package is disposed on a circuit board, the design of the shielding layer and the plurality of shielding pillars can provide the electronic element with heat dissipation and shielding effects without a metal cover arranged on the electronic element.Type: ApplicationFiled: May 2, 2023Publication date: July 4, 2024Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin TSAI, Wei-Son TSAI, Kun-Yuan LUO, Pei-Geng WENG, Ching-Hung TSENG
-
Publication number: 20240038685Abstract: An electronic package is provided and includes an electronic structure and a plurality of conductive pillars embedded in a cladding layer, a circuit structure formed on the cladding layer, and a reinforcing member bonded to a side surface of the cladding layer, where a plurality of electronic elements are disposed on and electrically connected to the circuit structure, such that the electronic structure electrically bridges any two of the electronic elements via the circuit structure, so as to enhance the structural strength of the electronic package and avoid warpage by means of the design of the reinforcing member.Type: ApplicationFiled: September 22, 2022Publication date: February 1, 2024Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Chao-Chiang Pu, Chi-Ching Ho, Yi-Min Fu, Yu-Po Wang, Fang-Lin Tsai
-
Patent number: 11791300Abstract: An electronic package is provided, where a circuit layer and a metal layer having a plurality of openings are formed on a dielectric layer of a circuit portion to reduce the area ratio of the metal layer to the dielectric layer, so as to reduce stress concentration and prevent warping of the electronic package.Type: GrantFiled: December 28, 2020Date of Patent: October 17, 2023Assignee: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin Tsai, Chia-Yu Kuo, Pei-Geng Weng, Wei-Son Tsai, Yih-Jenn Jiang
-
Publication number: 20230066456Abstract: A substrate structure is provided with a first electrical contact pad formed on an insulating layer of a substrate body, where the first electrical contact pad includes a first pad portion disposed on the insulating layer and at least one first protruding portion embedded in the insulating layer, so that the first pad portion is electrically connected to a circuit layer in the insulating layer by a conductive blind via, and the first protruding portion is free from being electrically connected to the circuit layer, such that, through a design of the first protruding portion, all surfaces of a metal layer formed on the insulating layer can meet the requirement of coplanarity.Type: ApplicationFiled: June 14, 2022Publication date: March 2, 2023Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Pei-Geng Weng, Fang-Lin Tsai, Wei-Son Tsai, Yih-Jenn Jiang
-
Publication number: 20220148996Abstract: An electronic package is provided, where a circuit layer and a metal layer having a plurality of openings are formed on a dielectric layer of a circuit portion to reduce the area ratio of the metal layer to the dielectric layer, so as to reduce stress concentration and prevent warping of the electronic package.Type: ApplicationFiled: December 28, 2020Publication date: May 12, 2022Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin Tsai, Chia-Yu Kuo, Pei-Geng Weng, Wei-Son Tsai, Yih-Jenn Jiang
-
Patent number: 10396021Abstract: A fabrication method of a layer structure for mounting a semiconductor device is provided, which includes the steps of: providing a base material, wherein the base material has a conductive layer having a first surface having a plurality of first conductive elements and an opposite second surface having a plurality of second conductive elements, and a first encapsulant formed on the first surface of the conductive layer for encapsulating the first conductive elements; partially removing the conductive layer to form a circuit layer that electrically connects the first conductive elements and the second conductive elements; and forming a second encapsulant on a bottom surface of the first encapsulant for encapsulating the circuit layer and the second conductive elements, thus reducing the fabrication difficulty and increasing the product yield.Type: GrantFiled: April 11, 2018Date of Patent: August 27, 2019Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Yi-Feng Chang, Cheng-Jen Liu, Yi-Min Fu, Hung-Chi Chen
-
Patent number: 10236261Abstract: An electronic package is provided, which includes: a substrate; an electronic component and a shielding member disposed on the substrate; an encapsulant formed on the substrate and encapsulating the electronic component and the shielding member; and a metal layer formed on the encapsulant and electrically connected to the shielding member. A portion of a surface of the shielding member is exposed from a side surface of the encapsulant and in contact with the metal layer. As such, the width of the shielding member can be reduced so as to reduce the amount of solder paste used for bonding the shielding member to the substrate, thereby overcoming the conventional drawback of poor solder distribution. The present disclosure further provides a method for fabricating the electronic package.Type: GrantFiled: April 20, 2017Date of Patent: March 19, 2019Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Yi-Feng Chang, Lung-Yuan Wang
-
Publication number: 20180233442Abstract: A fabrication method of a layer structure for mounting a semiconductor device is provided, which includes the steps of: providing a base material, wherein the base material has a conductive layer having a first surface having a plurality of first conductive elements and an opposite second surface having a plurality of second conductive elements, and a first encapsulant formed on the first surface of the conductive layer for encapsulating the first conductive elements; partially removing the conductive layer to form a circuit layer that electrically connects the first conductive elements and the second conductive elements; and forming a second encapsulant on a bottom surface of the first encapsulant for encapsulating the circuit layer and the second conductive elements, thus reducing the fabrication difficulty and increasing the product yield.Type: ApplicationFiled: April 11, 2018Publication date: August 16, 2018Inventors: Fang-Lin Tsai, Yi-Feng Chang, Cheng-Jen Liu, Yi-Min Fu, Hung-Chi Chen
-
Publication number: 20180211925Abstract: An electronic package is provided, which includes: a substrate; an electronic component and a shielding member disposed on the substrate; an encapsulant formed on the substrate and encapsulating the electronic component and the shielding member; and a metal layer formed on the encapsulant and electrically connected to the shielding member. A portion of a surface of the shielding member is exposed from a side surface of the encapsulant and in contact with the metal layer. As such, the width of the shielding member can be reduced so as to reduce the amount of solder paste used for bonding the shielding member to the substrate, thereby overcoming the conventional drawback of poor solder distribution. The present disclosure further provides a method for fabricating the electronic package.Type: ApplicationFiled: April 20, 2017Publication date: July 26, 2018Inventors: Fang-Lin Tsai, Yi-Feng Chang, Lung-Yuan Wang
-
Patent number: 9972564Abstract: A fabrication method of a layer structure for mounting a semiconductor device is provided, which includes the steps of: providing a base material, wherein the base material has a conductive layer having a first surface having a plurality of first conductive elements and an opposite second surface having a plurality of second conductive elements, and a first encapsulant formed on the first surface of the conductive layer for encapsulating the first conductive elements; partially removing the conductive layer to form a circuit layer that electrically connects the first conductive elements and the second conductive elements; and forming a second encapsulant on a bottom surface of the first encapsulant for encapsulating the circuit layer and the second conductive elements, thus reducing the fabrication difficulty and increasing the product yield.Type: GrantFiled: May 29, 2014Date of Patent: May 15, 2018Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Yi-Feng Chang, Cheng-Jen Liu, Yi-Min Fu, Hung-Chi Chen
-
Publication number: 20150206814Abstract: A fabrication method of a layer structure for mounting a semiconductor device is provided, which includes the steps of: providing a base material, wherein the base material has a conductive layer having a first surface having a plurality of first conductive elements and an opposite second surface having a plurality of second conductive elements, and a first encapsulant formed on the first surface of the conductive layer for encapsulating the first conductive elements; partially removing the conductive layer to form a circuit layer that electrically connects the first conductive elements and the second conductive elements; and forming a second encapsulant on a bottom surface of the first encapsulant for encapsulating the circuit layer and the second conductive elements, thus reducing the fabrication difficulty and increasing the product yield.Type: ApplicationFiled: May 29, 2014Publication date: July 23, 2015Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin Tsai, Yi-Feng Chang, Cheng-Jen Liu, Yi-Min Fu, Hung-Chi Chen
-
Patent number: 8420521Abstract: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.Type: GrantFiled: November 29, 2010Date of Patent: April 16, 2013Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Han-Ping Pu, Cheng-Hsu Hsiao
-
Patent number: 8013443Abstract: An electronic carrier board and a package structure thereof are provided. The electronic carrier board includes a carrier, at least one pair of bond pads formed on the carrier, and a protective layer covering the carrier. The protective layer is formed with openings for exposing the bond pads. A groove is formed between the paired bond pads and has a length larger than a width of an electronic component mounted on the paired bond pads. The groove is adjacent to one of the paired bond pads and communicates with a corresponding one of the openings where this bond pad is exposed. Accordingly, a clearance between the electronic component and the electronic carrier board can be effectively filled with an insulating resin for encapsulating the electronic component, thereby preventing voids and undesirable electrical bridging between the paired bond pads from occurrence.Type: GrantFiled: March 19, 2010Date of Patent: September 6, 2011Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Chih-Ming Huang, Chien-Ping Huang
-
Publication number: 20110070697Abstract: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.Type: ApplicationFiled: November 29, 2010Publication date: March 24, 2011Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Han-Ping Pu, Cheng-Hsu Hsiao
-
Patent number: 7889511Abstract: An electronic carrier board is provided, including a carrier, at least two paired bond pads formed on the carrier, and a protective layer covering the carrier. The protective layer is formed with openings corresponding in position to the two bond pads. The openings are aligned in the same direction and expose at least a first sidewall and a second sidewall of each of the two bond pads. The first sidewall is perpendicular to an alignment direction of the bond pads and the second sidewall is parallel to the alignment direction of the bond pads. A distance between the first sidewall of at least one of the bond pads and a corresponding side of a corresponding one of the openings is at least about 50 ?m greater than a distance between the second sidewall of the at least one bond pad and a corresponding side of the corresponding opening.Type: GrantFiled: August 4, 2009Date of Patent: February 15, 2011Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Wen-Tsung Tseng, Chih-Ming Huang
-
Patent number: 7855443Abstract: A stack structure of semiconductor packages and a method for fabricating the stack structure are provided. A plurality of electrical connection pads and dummy pads are formed on a surface of a substrate of an upper semiconductor package and at positions corresponding to those around an encapsulant of a lower semiconductor package. Solder balls are implanted to the electrical connection pads and the dummy pads. The upper semiconductor package is mounted on the lower semiconductor package. The upper semiconductor package is electrically connected to the lower semiconductor package by the solder balls implanted to the electrical connection pads, and the encapsulant of the lower semiconductor package is surrounded and confined by the solder balls implanted to the dummy pads. Thereby, the upper semiconductor package is properly and securely positioned on the lower semiconductor package, without the occurrence of misalignment between the upper and lower semiconductor packages.Type: GrantFiled: April 4, 2007Date of Patent: December 21, 2010Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Han-Ping Pu, Cheng-Hsu Hsiao
-
Publication number: 20100170709Abstract: An electronic carrier board and a package structure thereof are provided. The electronic carrier board includes a carrier, at least one pair of bond pads formed on the carrier, and a protective layer covering the carrier. The protective layer is formed with openings for exposing the bond pads. A groove is formed between the paired bond pads and has a length larger than a width of an electronic component mounted on the paired bond pads. The groove is adjacent to one of the paired bond pads and communicates with a corresponding one of the openings where this bond pad is exposed. Accordingly, a clearance between the electronic component and the electronic carrier board can be effectively filled with an insulating resin for encapsulating the electronic component, thereby preventing voids and undesirable electrical bridging between the paired bond pads from occurrence.Type: ApplicationFiled: March 19, 2010Publication date: July 8, 2010Applicant: SILICONWARE PRECISION INDUSTRIES CO., LTD.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Chih-Ming Huang, Chien-Ping Huang
-
Patent number: 7696623Abstract: An electronic carrier board and a package structure thereof are provided. The electronic carrier board includes a carrier, at least one pair of bond pads formed on the carrier, and a protective layer covering the carrier. The protective layer is formed with openings for exposing the bond pads. A groove is formed between the paired bond pads and has a length larger than a width of an electronic component mounted on the paired bond pads. The groove is adjacent to one of the paired bond pads and communicates with a corresponding one of the openings where this bond pad is exposed. Accordingly, a clearance between the electronic component and the electronic carrier board can be effectively filled with an insulating resin for encapsulating the electronic component, thereby preventing voids and undesirable electrical bridging between the paired bond pads from occurrence.Type: GrantFiled: December 20, 2006Date of Patent: April 13, 2010Assignee: Siliconware Precision Industries Co., Ltd.Inventors: Fang-Lin Tsai, Ho-Yi Tsai, Chih-Ming Huang, Chien-Ping Huang