Patents by Inventor Farshid Aryanfar

Farshid Aryanfar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210203374
    Abstract: A hybrid coupler-based T/R switch for use in a TDM system. An output hybrid coupler of a balanced amplifier is used to selectively switch a transmit or receive path to an antenna. During transmission, power at the output of the balanced amplifier is delivered directly to the antenna. During reception, power from the antenna is reflected through ports of the hybrid coupler connected to respective two amplifiers of the balanced amplifier, to constructively combine at a port of the coupler coupled to the receive path, with a ninety degrees phase shift. A pair of shunting switches or series switches coupled to the ports of the hybrid coupler connected to the two amplifiers, and a shunting switch coupled to the port coupled to the receive path, control operation of the hybrid coupler-based T/R switch.
    Type: Application
    Filed: January 5, 2021
    Publication date: July 1, 2021
    Inventors: Kashish Pal, Vikas Sharma, Sebastian Diebold, Leland Gilreath, Daoud Salameh, Farshid Aryanfar
  • Patent number: 10587276
    Abstract: A frequency synthesizer generates a wide range of frequencies from a single oscillator while achieving good noise performance. A cascaded phase-locked loop (PLL) circuit includes a first PLL circuit with an LC voltage controlled oscillator (VCO) and a second PLL circuit with a ring VCO. A feedforward path from the first PLL circuit to the second PLL circuit provides means and signal path for cancellation of phase noise, thereby reducing or eliminating spur and quantization effects. The frequency synthesizer can directly generate in-phase and quadrature phase output signals. A split-tuned ring-based VCO is controlled via a phase error detection loop to reduce or eliminate phase error between the quadrature signals.
    Type: Grant
    Filed: April 12, 2019
    Date of Patent: March 10, 2020
    Assignee: Rambus Inc.
    Inventors: Masum Hossain, Farshid Aryanfar
  • Patent number: 10389303
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Grant
    Filed: March 14, 2018
    Date of Patent: August 20, 2019
    Assignee: Rambus Inc.
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Publication number: 20190253059
    Abstract: A frequency synthesizer generates a wide range of frequencies from a single oscillator while achieving good noise performance. A cascaded phase-locked loop (PLL) circuit includes a first PLL circuit with an LC voltage controlled oscillator (VCO) and a second PLL circuit with a ring VCO. A feedforward path from the first PLL circuit to the second PLL circuit provides means and signal path for cancellation of phase noise, thereby reducing or eliminating spur and quantization effects. The frequency synthesizer can directly generate in-phase and quadrature phase output signals. A split-tuned ring-based VCO is controlled via a phase error detection loop to reduce or eliminate phase error between the quadrature signals.
    Type: Application
    Filed: April 12, 2019
    Publication date: August 15, 2019
    Inventors: Masum Hossain, Farshid Aryanfar
  • Patent number: 10298244
    Abstract: A frequency synthesizer generates a wide range of frequencies from a single oscillator while achieving good noise performance. A cascaded phase-locked loop (PLL) circuit includes a first PLL circuit with an LC voltage controlled oscillator (VCO) and a second PLL circuit with a ring VCO. A feedforward path from the first PLL circuit to the second PLL circuit provides means and signal path for cancellation of phase noise, thereby reducing or eliminating spur and quantization effects. The frequency synthesizer can directly generate in-phase and quadrature phase output signals. A split-tuned ring-based VCO is controlled via a phase error detection loop to reduce or eliminate phase error between the quadrature signals.
    Type: Grant
    Filed: May 25, 2017
    Date of Patent: May 21, 2019
    Assignee: Rambus Inc.
    Inventors: Masum Hossain, Farshid Aryanfar
  • Publication number: 20180278210
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Application
    Filed: March 14, 2018
    Publication date: September 27, 2018
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Patent number: 9954489
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Grant
    Filed: June 23, 2017
    Date of Patent: April 24, 2018
    Assignee: Rambus Inc.
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Patent number: 9887467
    Abstract: Near-field communication (NFC) system provides a plurality of transmit antennae. The transmit antennae of the plurality have at least two different polarizations. A plurality of receive antennae have polarizations arranged to receive signals from respective antennae of the transmit antennae, such that each polarization of the transmit antennae has a receive antennae with a corresponding polarization. The transmitters are tuned to a transmit frequency and each have a dimension. A distance between the receive and the transmit antennae is no greater than a greater of twice a maximum dimension squared of the transmit antennae divided by a wavelength of transmission and a wavelength of transmission divided by 2?.
    Type: Grant
    Filed: April 18, 2016
    Date of Patent: February 6, 2018
    Assignee: QUALCOMM Incorporated
    Inventor: Farshid Aryanfar
  • Publication number: 20180019706
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Application
    Filed: June 23, 2017
    Publication date: January 18, 2018
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Publication number: 20170331483
    Abstract: A frequency synthesizer generates a wide range of frequencies from a single oscillator while achieving good noise performance. A cascaded phase-locked loop (PLL) circuit includes a first PLL circuit with an LC voltage controlled oscillator (VCO) and a second PLL circuit with a ring VCO. A feedforward path from the first PLL circuit to the second PLL circuit provides means and signal path for cancellation of phase noise, thereby reducing or eliminating spur and quantization effects. The frequency synthesizer can directly generate in-phase and quadrature phase output signals. A split-tuned ring-based VCO is controlled via a phase error detection loop to reduce or eliminate phase error between the quadrature signals.
    Type: Application
    Filed: May 25, 2017
    Publication date: November 16, 2017
    Inventors: Masum Hossain, Farshid Aryanfar
  • Patent number: 9814972
    Abstract: A method of communicating data between a game console unit and at least one wireless mobile game controller is disclosed. The method includes establishing an uplink from the at least one mobile game controller to the game console unit via a first millimeter-wave wireless link, and establishing a downlink from the game console unit to the at least one wireless mobile game controller via a second millimeter wave wireless link.
    Type: Grant
    Filed: July 14, 2014
    Date of Patent: November 14, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Yu Ju Chen, Farshid Aryanfar, Carl W. Werner
  • Patent number: 9755311
    Abstract: For use in a wireless network, an apparatus for use in a wireless network includes an antenna having (i) a first patch element with two opposite corners truncated and (ii) a first microstrip line connected to a first side of the first patch element and configured to feed the first patch element. The first microstrip line forms an angle of substantially 45° with the first side of the first patch element. The antenna could also include (i) a second patch element with two opposite corners truncated and (ii) a second microstrip line connected to a side of the second patch element. The second microstrip line could form an angle of substantially 45° with the side of the second patch element. The patch elements could be series-coupled and form an antenna array. One patch element could represent a host patch element, and another patch element could represent a parasitic patch element.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: September 5, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hongyu Zhou, Farshid Aryanfar
  • Patent number: 9742070
    Abstract: A system includes an antenna array and a transceiver configured to communicate wirelessly via the antenna array. The antenna array includes a substrate having first and second ground plates. The antenna array also includes multiple substrate integrated waveguide (SIW) antenna elements located along an edge of the substrate. The antenna array further includes feed lines configured to provide signals to the antenna elements and receive signals from the antenna elements. Each antenna element includes a waveguide between the first and second ground plates and enclosed by vias through the substrate, where the waveguide has one open edge along the edge of the substrate. The system could include multiple antenna arrays, where each antenna array includes multiple SIW antenna elements and the antenna arrays are located along different edges of the substrate.
    Type: Grant
    Filed: December 16, 2013
    Date of Patent: August 22, 2017
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Hongyu Zhou, Farshid Aryanfar
  • Patent number: 9716468
    Abstract: Circuitry capable of performing fractional clock multiplication by using an injection-locked oscillator is described. Some embodiments described herein perform fractional clock multiplication by periodically changing the injection location, from a set of injection locations, where the injection signal is injected and/or by periodically changing a phase, from a set of phases, of the injection signal that is injected into the ILO.
    Type: Grant
    Filed: December 4, 2015
    Date of Patent: July 25, 2017
    Assignee: RAMBUS INC.
    Inventors: Masum Hossain, Farshid Aryanfar, Mohammad Hekmat, Reza Navid
  • Patent number: 9692431
    Abstract: A frequency synthesizer generates a wide range of frequencies from a single oscillator while achieving good noise performance. A cascaded phase-locked loop (PLL) circuit includes a first PLL circuit with an LC voltage controlled oscillator (VCO) and a second PLL circuit with a ring VCO. A feedforward path from the first PLL circuit to the second PLL circuit provides means and signal path for cancellation of phase noise, thereby reducing or eliminating spur and quantization effects. The frequency synthesizer can directly generate in-phase and quadrature phase output signals. A split-tuned ring-based VCO is controlled via a phase error detection loop to reduce or eliminate phase error between the quadrature signals.
    Type: Grant
    Filed: June 22, 2015
    Date of Patent: June 27, 2017
    Assignee: Rambus Inc.
    Inventors: Masum Hossain, Farshid Aryanfar
  • Patent number: 9606223
    Abstract: An electronic device for wirelessly tracking the position of a second electronic device is disclosed. The electronic device includes transceiver circuitry having a beacon generator to generate a beacon at a particular frequency and direction. An antenna array transmits the beacon, and receives at least one reflected beacon from the second electronic device. The reflected beacon is received if a position of the second electronic device lies within a range of directions of the beacon. The transceiver circuitry further includes an injection-locked oscillator having an input coupled to the antenna array to receive reflected beacons, and to lock to the reflected beacon when the reflected beacon has a frequency value within locking range of the oscillator. Processing circuitry coupled to the transceiver circuitry tracks the position of the second device based on the lock condition of the oscillator.
    Type: Grant
    Filed: August 1, 2012
    Date of Patent: March 28, 2017
    Assignee: Lattice Semiconductor Corporation
    Inventors: Farshid Aryanfar, Marko Aleksić, Kambiz Kaviani
  • Publication number: 20170077612
    Abstract: Near-field communication (NFC) system provides a plurality of transmit antennae. The transmit antennae of the plurality have at least two different polarizations. A plurality of receive antennae have polarizations arranged to receive signals from respective antennae of the transmit antennae, such that each polarization of the transmit antennae has a receive antennae with a corresponding polarization. The transmitters are tuned to a transmit frequency and each have a dimension. A distance between the receive and the transmit antennae is no greater than a greater of twice a maximum dimension squared of the transmit antennae divided by a wavelength of transmission and a wavelength of transmission divided by 2?.
    Type: Application
    Filed: April 18, 2016
    Publication date: March 16, 2017
    Inventor: Farshid Aryanfar
  • Patent number: 9571034
    Abstract: Coupled multi-inductors and their applications. An apparatus includes several circuit stages. Each circuit stage includes an inductive element that overlaps with the inductive elements of its adjacent circuit stages, forming a loop of coupled circuit stages. The apparatus may be, for example, a multi-phase oscillator with multiple oscillators that are magnetically coupled to each other for generating oscillation signals at different phases. The apparatus may also be, for example, a phase interpolator for combining input signals.
    Type: Grant
    Filed: February 22, 2016
    Date of Patent: February 14, 2017
    Assignee: Rambus Inc.
    Inventors: Mohammad Hekmat, Farshid Aryanfar, Kambiz Kaviani
  • Patent number: 9531447
    Abstract: The disclosed embodiments relate to a system that performs channel-sounding operations in a multi-antenna wireless communication system. During operation, the system first performs channel-sounding operations between a first client and a second client in a first frequency band. These channel-sounding operations involve transmitting a series of known tones between the first client and the second client and using signals received as a result of the transmissions to finds a strongest path between the first client and the second client. Next, the system uses the identified strongest path to improve channel-sounding operations in a second frequency band.
    Type: Grant
    Filed: December 20, 2012
    Date of Patent: December 27, 2016
    Assignee: Lattice Semiconductor Corporation
    Inventors: Farshid Aryanfar, Carl W. Werner, Aykut Bultan
  • Patent number: 9425505
    Abstract: The disclosed embodiments generally relate to techniques for processing signals received from multiple antennas. More specifically, the disclosed embodiments relate to a system that uses an integrated phase-shifting-and-combining circuit to process signals received from multiple antenna elements. This circuit applies a specified phase shift to the input signals, and combines the phase-shifted input signals to produce an output signal. In some embodiments, the integrated phase-shifting-and-combining circuit uses a current-steering mechanism to perform the phase-shifting-and-combining operations. This current-steering mechanism operates by converting the input signals into associated currents, and then steering each of the associated currents through multiple pathways which have different delays. Next, the currents from the multiple pathways for the associated currents are combined to produce the output signal.
    Type: Grant
    Filed: October 31, 2011
    Date of Patent: August 23, 2016
    Assignee: Lattice Semiconductor Corporation
    Inventors: Lingkai Kong, Farshid Aryanfar