Patents by Inventor Gerald Ofner

Gerald Ofner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9056763
    Abstract: Stress buffer layers for integrated microelectromechanical systems (MEMS) are described. For example, a semiconductor package includes a substrate having first and second surfaces, the second surface having an array of external conductive contacts. A microelectromechanical system (MEMS) component is disposed above the first surface of the substrate. A buffer layer is disposed above the MEMS component, the buffer layer having a first Young's modulus. A mold compound is disposed above the buffer layer, the mold compound having a second Young's modulus higher than the first Young's modulus.
    Type: Grant
    Filed: September 27, 2013
    Date of Patent: June 16, 2015
    Assignee: Intel Corporation
    Inventors: Christian Geissler, Thorsten Meyer, Gerald Ofner, Reinhard Mahnkopf, Andreas Augustin, Christian Mueller
  • Publication number: 20150091167
    Abstract: Stress buffer layers for integrated microelectromechanical systems (MEMS) are described. For example, a semiconductor package includes a substrate having first and second surfaces, the second surface having an array of external conductive contacts. A microelectromechanical system (MEMS) component is disposed above the first surface of the substrate. A buffer layer is disposed above the MEMS component, the buffer layer having a first Young's modulus. A mold compound is disposed above the buffer layer, the mold compound having a second Young's modulus higher than the first Young's modulus.
    Type: Application
    Filed: September 27, 2013
    Publication date: April 2, 2015
    Inventors: Christian Geissler, Thorsten Meyer, Gerald Ofner, Reinhard Mahnkopf, Andreas Augustin, Christian Mueller
  • Publication number: 20150028478
    Abstract: A semiconductor device includes: a chip having at least one electrically conductive contact at a first side of the chip; an extension layer extending laterally from one or more sides of the chip; a redistribution layer on a surface of the extension layer and the first side, and coupled to the contact; an interposer having at least one electrically conductive contact at a first surface of the interposer and coupled to the redistribution layer, and at least one electrically conductive contact at a second surface of the interposer opposite to the first surface; a molding material at least partially enclosing the chip and the redistribution layer, and in contact with the interposer. Another semiconductor device includes: an interposer; a redistribution layer over the interposer; a circuit having first and second circuit portions, wherein the redistribution layer includes the first circuit portion, and the interposer includes the second circuit portion.
    Type: Application
    Filed: January 10, 2013
    Publication date: January 29, 2015
    Inventors: Thorsten Meyer, Gerald Ofner, Bernd Waidhas, Hans-Joachim Barth, Sven Albers, Reinhard Golly, Philipp Riess, Bernd Ebersberger
  • Publication number: 20140361387
    Abstract: A chip arrangement may include: a mold compound; and a microelectromechanical systems device at least partially embedded in the mold compound.
    Type: Application
    Filed: June 5, 2013
    Publication date: December 11, 2014
    Inventors: Thorsten Meyer, Gerald Ofner, Christian Mueller, Reinhard Mahnkopf, Christian Geissler, Andreas Augustin
  • Patent number: 8878360
    Abstract: A stacked semiconductor device and method of manufacturing a stacked semiconductor device are described. The semiconductor device may include a reconstituted base layer having a plurality of embedded semiconductor chips. A first redistribution layer may contact the electrically conductive contacts of the embedded chips and extend beyond the boundary of one or more of the embedded chips, forming a fan-out area. Another chip may be stacked above the chips embedded in the base layer and be electrically connected to the embedded chips by a second redistribution layer. Additional layers of chips may be included in the semiconductor device.
    Type: Grant
    Filed: July 13, 2012
    Date of Patent: November 4, 2014
    Assignee: Intel Mobile Communications GmbH
    Inventors: Thorsten Meyer, Gerald Ofner, Sven Albers
  • Publication number: 20140306355
    Abstract: A chip interposer may include: a first interconnect level including a first pad; and a second interconnect level including a second pad, wherein the second pad may face in the same direction as the first pad.
    Type: Application
    Filed: April 15, 2013
    Publication date: October 16, 2014
    Inventors: Thorsten Meyer, Gerald Ofner
  • Patent number: 8754522
    Abstract: Repairable semiconductor device and method. In one embodiment a method, provides a first body having a first semiconductor chip and a first metal layer. A second body includes a second semiconductor chip and a second metal layer. Metal of the first metal layer is removed. The first semiconductor chip is removed from the first body. The second body is attached to the first body. The first metal layer is electrically coupled to the second metal layer.
    Type: Grant
    Filed: October 26, 2011
    Date of Patent: June 17, 2014
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Gerald Ofner
  • Patent number: 8741690
    Abstract: A method of manufacturing a semiconductor package includes embedding a semiconductor chip in an encapsulant. First contact pads are formed on a first main face of the semiconductor package and second contact pads are formed on a second main face of the semiconductor package opposite the first main face. A diameter d in micrometers of an exposed contact pad area of the second contact pads satisfies d?(8/25)x+142 ?m, where x is a pitch of the second contact pads in micrometers.
    Type: Grant
    Filed: April 23, 2012
    Date of Patent: June 3, 2014
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Rainer Leuschner, Gerald Ofner, Reinhard Hess, Recai Sezi
  • Publication number: 20140138827
    Abstract: According to various embodiments, a flip chip package structure is provided in which a redistribution layer (RDL) is disposed on a surface of both a semiconductor chip and one or more lateral extensions of the semiconductor chip surface. The lateral extensions may be made using, e.g., a reconstituted wafer to implement a fanout region lateral to one or more sides of the semiconductor chip. One or more electrical connectors such as solder bumps or copper cylinders may be applied to the RDL, and an interposer such as a PCB interposer may be connected to the electrical connectors. In this way, a relatively tight semiconductor pad pitch may be accommodated and translated to an appropriate circuit board pitch without necessarily requiring a silicon or glass interposer.
    Type: Application
    Filed: January 27, 2014
    Publication date: May 22, 2014
    Inventors: Thorsten Meyer, Gerald Ofner, Bernd Waidhas
  • Patent number: 8716859
    Abstract: A flip chip package structure is proposed in which a redistribution layer (RDL) is disposed on a surface of both a semiconductor chip and one or more lateral extensions of the semiconductor chip surface. The lateral extensions may be made using, e.g., a reconstituted wafer to implement a fanout region lateral to one or more sides of the semiconductor chip. One or more electrical connectors such as solder bumps or copper cylinders may be applied to the RDL, and an interposer such as a PCB interposer may be connected to the electrical connectors. In this way, a relatively tight semiconductor pad pitch may be accommodated and translated to an appropriate circuit board pitch without necessarily requiring a silicon or glass interposer.
    Type: Grant
    Filed: January 10, 2012
    Date of Patent: May 6, 2014
    Assignee: Intel Mobile Communications GmbH
    Inventors: Thorsten Meyer, Gerald Ofner, Bernd Waidhas
  • Publication number: 20140015131
    Abstract: A stacked semiconductor device and method of manufacturing a stacked semiconductor device are described. The semiconductor device may include a reconstituted base layer having a plurality of embedded semiconductor chips. A first redistribution layer may contact the electrically conductive contacts of the embedded chips and extend beyond the boundary of one or more of the embedded chips, forming a fan-out area. Another chip may be stacked above the chips embedded in the base layer and be electrically connected to the embedded chips by a second redistribution layer. Additional layers of chips may be included in the semiconductor device.
    Type: Application
    Filed: July 13, 2012
    Publication date: January 16, 2014
    Applicant: Intel Mobile Communications GmbH
    Inventors: Thorsten Meyer, Gerald Ofner, Sven Albers
  • Patent number: 8610266
    Abstract: A semiconductor device (5) for radio frequency applications has a semiconductor chip (1) with an integrated circuit accommodated in a radio frequency package. Inside bumps (2) comprise inside contacts between the semiconductor chip (1) and a redistribution substrate (3). The inside bumps (2) have a metallic or plastic core (6) and a coating layer (7) of a noble metal.
    Type: Grant
    Filed: September 5, 2006
    Date of Patent: December 17, 2013
    Assignee: Infineon Technologies AG
    Inventors: Kai Chong Chan, Gerald Ofner
  • Publication number: 20130328191
    Abstract: A device such as a wafer-level package (WLP) device is proposed in which a dielectric layer is disposed between a surface of a semiconductor device and a surface of a redistribution layer (RDL). The dielectric layer may have at least one interconnect extending through the dielectric layer. The dielectric layer may have a coefficient of thermal expansion (CTE) value in a direction perpendicular to the surface of the semiconductor device that is less than a threshold value, and a Young's modulus that is greater than another threshold value.
    Type: Application
    Filed: June 12, 2012
    Publication date: December 12, 2013
    Applicant: Intel Mobile Communications GmbH
    Inventors: Thorsten Meyer, Gerald Ofner, Stephan Stoecki
  • Publication number: 20130175686
    Abstract: A flip chip package structure is proposed in which a redistribution layer (RDL) is disposed on a surface of both a semiconductor chip and one or more lateral extensions of the semiconductor chip surface. The lateral extensions may be made using, e.g., a reconstituted wafer to implement a fanout region lateral to one or more sides of the semiconductor chip. One or more electrical connectors such as solder bumps or copper cylinders may be applied to the RDL, and an interposer such as a PCB interposer may be connected to the electrical connectors. In this way, a relatively tight semiconductor pad pitch may be accommodated and translated to an appropriate circuit board pitch without necessarily requiring a silicon or glass interposer.
    Type: Application
    Filed: January 10, 2012
    Publication date: July 11, 2013
    Applicant: INTEL MOBILE COMMUNICATIONS GMBH
    Inventors: Thorsten Meyer, Gerald Ofner, Bernd Waidhas
  • Patent number: 8357565
    Abstract: A method of forming an integrated circuit package, such as a Flip Chip package, in which a void is provided in the underfill material in the central region of the package between the chip or die and the substrate on which the chip or die is mounted. This reduces delamination of the package as a result of moisture.
    Type: Grant
    Filed: October 1, 2010
    Date of Patent: January 22, 2013
    Assignee: Infinenon Technologies AG
    Inventors: Gerald Ofner, Swain Hong Yeo, Mary Teo, Pei Siang Lim, Khoon Lam Chua
  • Publication number: 20120208319
    Abstract: A method of manufacturing a semiconductor package includes embedding a semiconductor chip in an encapsulant. First contact pads are formed on a first main face of the semiconductor package and second contact pads are formed on a second main face of the semiconductor package opposite the first main face. A diameter d in micrometers of an exposed contact pad area of the second contact pads satisfies d?(8/25)x+142 ?m, where x is a pitch of the second contact pads in micrometers.
    Type: Application
    Filed: April 23, 2012
    Publication date: August 16, 2012
    Applicant: Infineon Technologies AG
    Inventors: Thorsten Meyer, Rainer Leuschner, Gerald Ofner, Reinhard Hess, Recai Sezi
  • Patent number: 8183696
    Abstract: A semiconductor package includes a semiconductor chip, an encapsulant embedding the semiconductor chip, first contact pads on a first main face of the semiconductor package and second contact pads on a second main face of the semiconductor package opposite to the first main face. The diameter d in micrometers of an exposed contact pad area of the second contact pads satisfies d?(8/25)x+142 ?m, wherein x is the pitch of the second contact pads in micrometers.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: May 22, 2012
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Rainer Leuschner, Gerald Ofner, Reinhard Hess, Recai Sezi
  • Publication number: 20120038063
    Abstract: Repairable semiconductor device and method. In one embodiment a method, provides a first body having a first semiconductor chip and a first metal layer. A second body includes a second semiconductor chip and a second metal layer. Metal of the first metal layer is removed. The first semiconductor chip is removed from the first body. The second body is attached to the first body. The first metal layer is electrically coupled to the second metal layer.
    Type: Application
    Filed: October 26, 2011
    Publication date: February 16, 2012
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Thorsten Meyer, Gerald Ofner
  • Patent number: 8076180
    Abstract: Repairable semiconductor device and method. In one embodiment a method, provides a first body having a first semiconductor chip and a first metal layer. A second body includes a second semiconductor chip and a second metal layer. Metal of the first metal layer is removed. The first semiconductor chip is removed from the first body. The second body is attached to the first body. The first metal layer is electrically coupled to the second metal layer.
    Type: Grant
    Filed: July 7, 2008
    Date of Patent: December 13, 2011
    Assignee: Infineon Technologies AG
    Inventors: Thorsten Meyer, Gerald Ofner
  • Publication number: 20110291274
    Abstract: A method of manufacturing a semiconductor device is disclosed. One embodiment provides a carrier. Semiconductor chips are placed over the carrier. The semiconductor chips include contact elements. A polymer material is applied over the semiconductor chips and the carrier. The polymer material is removed until the contact elements are exposed. The carrier is removed from the semiconductor chips.
    Type: Application
    Filed: August 8, 2011
    Publication date: December 1, 2011
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Thorsten Meyer, Gerald Ofner, Rainer Steiner