Patents by Inventor Giles Humpston

Giles Humpston has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8466542
    Abstract: A stacked microelectronic assembly is provided which includes first and second stacked microelectronic elements. Each of the first and second microelectronic elements can include a conductive layer extending along a face of such microelectronic element. At least one of the first and second microelectronic elements can include a recess extending from the rear surface towards the front surface, and a conductive via extending from the recess through the bond pad and electrically connected to the bond pad, with a conductive layer connected to the via and extending along a rear face of the microelectronic element towards an edge of the microelectronic element. A plurality of leads can extend from the conductive layers of the first and second microelectronic elements and a plurality of terminals of the assembly can be electrically connected with the leads.
    Type: Grant
    Filed: March 12, 2010
    Date of Patent: June 18, 2013
    Assignee: Tessera, Inc.
    Inventors: Moshe Kriman, Osher Avsian, Belgacem Haba, Giles Humpston, Dmitri Burshtyn
  • Patent number: 8461672
    Abstract: A stacked microelectronic unit is provided which can include a plurality of vertically stacked microelectronic elements (12, 12A) each having a front surface (117), contacts (22) exposed at the front surface, a rear surface (118) and edges (18, 20) extending between the front and rear surfaces. Traces (24) connected with the contacts may extend along the front surfaces towards edges of the microelectronic elements with the rear surface of at least one of the stacked microelectronic elements being adjacent to a top face (90) of the microelectronic unit. A plurality of conductors (66) may extend along edges of the microelectronic elements from the traces (24) to the top face (90). The conductors may be conductively connected with unit contacts (76) such that the unit contacts overlie the rear surface (118) of the at least one microelectronic element (12A) adjacent to the top face.
    Type: Grant
    Filed: July 25, 2008
    Date of Patent: June 11, 2013
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Giles Humpston, David Ovrutsky, Laura Mirkarimi
  • Publication number: 20130056241
    Abstract: By selecting different materials for each layer, a multi-layered electrode structure can be made with superior performance characteristics. For example, a multilayered electrode can include a high tensile strength tungsten core, a conductive intermediate palladium, palladium-nickel, or other platinum group metal layer for generating a corona discharge, and a hardened layer comprising rhodium or other platinum group metal or alloy of the same to resist frictional abrasion during removal of silica dendrites that accumulate on the electrode surface during operation.
    Type: Application
    Filed: November 22, 2011
    Publication date: March 7, 2013
    Applicant: TESSERA, INC.
    Inventors: Guilian Gao, Nels Jewell-Larsen, Giles Humpston
  • Publication number: 20120241976
    Abstract: A microelectronic unit can include a semiconductor element having a front surface, a microelectronic semiconductor device adjacent to the front surface, contacts at the front surface and a rear surface remote from the front surface. The semiconductor element can have through holes extending from the rear surface through the semiconductor element and through the contacts. A dielectric layer can line the through holes. A conductive layer may overlie the dielectric layer within the through holes. The conductive layer can conductively interconnect the contacts with unit contacts.
    Type: Application
    Filed: June 5, 2012
    Publication date: September 27, 2012
    Applicant: DigitalOptics Corporation Europe Limited
    Inventors: Belgacem Haba, Giles Humpston, Moti Margalit
  • Patent number: 8241959
    Abstract: A method of making microelectronic packages includes making a subassembly by providing a plate having a top surface, a bottom surface and openings extending between the top and bottom surfaces, attaching a compliant layer to the top surface of the plate, the compliant layer having openings that are aligned with the openings extending through the plate, and providing electrically conductive features on the compliant layer. After making the subassembly, the bottom surface of the plate is attached with the top surface of a semiconductor wafer so that the openings extending through the plate are aligned with contacts on the wafer. At least some of the electrically conductive features on the compliant layer are electrically interconnected with the contacts on the semiconductor wafer.
    Type: Grant
    Filed: July 2, 2010
    Date of Patent: August 14, 2012
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Giles Humpston
  • Publication number: 20120199857
    Abstract: Improved packages for light emitters may be fabricated at the wafer level. The package can be a single device or an array of die. The package includes a thermal via that extends through the thickness of the package substrate. The thermal via may be made of a material possessing a high thermal conductivity. The thermal via may be wider at the package exterior than at the interior to provide heat spreading between the device and its heat sink. The taper angle of the thermal via may be around 45 degrees to match the natural spread of heat in a solid. The thermal via may extend above the package interior, so its height is sufficient to position an emitter placed thereon at one foci of a parabola, where the vertex of the parabola is at the surface of the package substrate from which the thermal via extends.
    Type: Application
    Filed: October 7, 2010
    Publication date: August 9, 2012
    Applicant: DIGITALOPTICS CORPORATION EAST
    Inventors: Giles Humpston, Moshe Kriman, Marc Himel
  • Patent number: 8207604
    Abstract: A microelectronic package includes a mounting structure, a microelectronic element associated with the mounting structure, and a plurality of conductive posts physically connected to the mounting structure and electrically connected to the microelectronic element. The conductive posts project from the mounting structure in an upward direction, at least one of the conductive posts being an offset post. Each offset post has a base connected to the mounting structure, the base of each offset post defining a centroid. Each offset post also defines an upper extremity having a centroid, the centroid of the upper extremity being offset from the centroid of the base in a horizontal offset direction transverse to the upward direction. The mounting structure is adapted to permit tilting of each offset post about a horizontal axis so that the upper extremities may wipe across a contact pad of an opposing circuit board.
    Type: Grant
    Filed: November 10, 2004
    Date of Patent: June 26, 2012
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, Giles Humpston, Jae M. Park
  • Patent number: 8193615
    Abstract: A microelectronic unit 400 can include a semiconductor element 401 having a front surface, a microelectronic semiconductor device adjacent to the front surface, contacts 403 at the front surface and a rear surface remote from the front surface. The semiconductor element 401 can have through holes 410 extending from the rear surface through the semiconductor element 401 and through the contacts 403. A dielectric layer 411 can line the through holes 410. A conductive layer 412 may overlie the dielectric layer 411 within the through holes 410. The conductive layer 412 can conductively interconnect the contacts 403 with unit contacts.
    Type: Grant
    Filed: July 31, 2008
    Date of Patent: June 5, 2012
    Assignee: DigitalOptics Corporation Europe Limited
    Inventors: Belgacem Haba, Giles Humpston, Moti Margalit
  • Publication number: 20120112301
    Abstract: A microelectronic unit includes a semiconductor element having a front surface to which a packaging layer is attached, and a rear surface remote from the front surface. The element includes a light detector including a plurality of light detector element arranged in an array disposed adjacent to the front surface and arranged to receive light through the rear surface. The semiconductor element also includes an electrically conductive contact at the front surface connected to the light detector. The conductive contact includes a thin region and a thicker region which is thicker than the thin region. A conductive interconnect extends through the packaging layer to the thin region of the conductive contact, and a portion of the conductive interconnect is exposed at a surface of the microelectronic unit.
    Type: Application
    Filed: November 5, 2010
    Publication date: May 10, 2012
    Applicant: TESSERA NORTH AMERICA, INC.
    Inventors: Giles Humpston, Moshe Kriman
  • Publication number: 20120103196
    Abstract: A thermal management apparatus includes an electrohydrodynamic fluid accelerator in which an emitter electrode and another electrode are energizable to motivate fluid flow. One of the electrodes includes a solid solution formed of a solvent metal having a first performance characteristic and a solute material having a second performance characteristic. The first and second performance characteristics are exhibited substantially independently in the electrode as the solvent metal and solute material remain substantially pure within the solid solution. A method of making an EHD product includes providing an electrode with such a solid solution and positioning the electrode relative to another electrode to motivate fluid flow when energized.
    Type: Application
    Filed: October 28, 2010
    Publication date: May 3, 2012
    Applicant: TESSERA, INC.
    Inventor: Giles Humpston
  • Publication number: 20110273600
    Abstract: The present invention provides optical imaging apparatus comprising solid state sensing elements and optical components operable to be manufactured and assembled at the wafer level.
    Type: Application
    Filed: February 3, 2010
    Publication date: November 10, 2011
    Inventors: Moshe Kriman, William Hudson Welch, Giles Humpston, Osher Avsian, Felix Hazanovich, Ekaterina Axelrod
  • Publication number: 20110248410
    Abstract: A stacked microelectronic unit is provided which has a top surface and a bottom surface remote from the top surface and a plurality of vertically stacked microelectronic elements therein, including at least one microelectronic element having a front face adjacent to the top surface and a rear face oriented towards the bottom surface. Each of the microelectronic elements has traces extending from contacts at the front face beyond edges of the microelectronic element. A dielectric layer contacts edges of the microelectronic elements and underlies the rear face of the at least one microelectronic element. Leads are connected to the traces extending along the dielectric layer. Unit contacts, exposed at the top surface, are connected to the leads.
    Type: Application
    Filed: August 1, 2008
    Publication date: October 13, 2011
    Applicant: TESSERA, INC.
    Inventors: Osher Avsian, Andrey Grinman, Giles Humpston, Moti Margalit
  • Patent number: 7936062
    Abstract: Packaged microelectronic elements are provided. In an exemplary embodiment, a microelectronic element having a front face and a plurality of peripheral edges bounding the front face has a device region at the front face and a contact region with a plurality of exposed contacts adjacent to at least one of the peripheral edges. The packaged element may include a plurality of support walls overlying the front face of the microelectronic element such that a lid can be mounted to the support walls above the microelectronic element. For example, the lid may have an inner surface confronting the front face. In a particular embodiment, some of the contacts can be exposed beyond edges of the lid.
    Type: Grant
    Filed: January 19, 2007
    Date of Patent: May 3, 2011
    Assignee: Tessera Technologies Ireland Limited
    Inventors: Giles Humpston, Michael J. Nystrom, Vage Oganesian, Yulia Aksenton, Osher Avsian, Robert Burtzlaff, Avi Dayan, Andrey Grinman, Felix Hazanovich, Ilya Hecht, Charles Rosenstein, David Ovrutsky, Mitchell Hayes Reifel
  • Patent number: 7935568
    Abstract: A method is provided for fabricating a unit including a semiconductor element such as a sensor unit, e.g., for optical imaging. A semiconductor element has plurality of conductive features exposed at the front surface and semiconductive or conductive material exposed at least one of the front and rear surfaces. At least some of the conductive features are insulated from the exposed semiconductive or conductive material. By electrodeposition, an insulative layer is formed to overlie the at least one of exposed semiconductive material or conductive material. Subsequently, a plurality of conductive contacts and a plurality of conductive traces are formed overlying the electrodeposited insulative layer, the conductive traces connecting the conductive features to the conductive contacts. The unit can be incorporated in a camera module having an optical element in registration with an imaging area of the semiconductor element.
    Type: Grant
    Filed: October 31, 2006
    Date of Patent: May 3, 2011
    Assignee: Tessera Technologies Ireland Limited
    Inventors: Vage Oganesian, David Ovrutsky, Charles Rosenstein, Belgacem Haba, Giles Humpston
  • Publication number: 20110006432
    Abstract: A stacked microelectronic unit is provided which can include a plurality of vertically stacked microelectronic elements (12, 12A) each having a front surface (117), contacts (22) exposed at the front surface, a rear surface (118) and edges (18, 20) extending between the front and rear surfaces. Traces (24) connected with the contacts may extend along the front surfaces towards edges of the microelectronic elements with the rear surface of at least one of the stacked microelectronic elements being adjacent to a top face (90) of the microelectronic unit. A plurality of conductors (66) may extend along edges of the microelectronic elements from the traces (24) to the top face (90). The conductors may be conductively connected with unit contacts (76) such that the unit contacts overlie the rear surface (118) of the at least one microelectronic element (12A) adjacent to the top face.
    Type: Application
    Filed: July 25, 2008
    Publication date: January 13, 2011
    Applicant: TESSERA, INC.
    Inventors: Belgacem Haba, Giles Humpston, David Ovrutsky, Laura Mirkarimi
  • Patent number: 7858445
    Abstract: A microelectronic device includes a chip having a front surface and a rear surface, the front surface having an active region and a plurality of contacts exposed at the front surface outside of the active region. The device further includes a lid overlying the front surface. The lid has edges bounding the lid, at least one of the edges including one or more outer portions and one or more recesses extending laterally inwardly from the outer portions, with the contacts being aligned with the recesses and exposed through them.
    Type: Grant
    Filed: September 15, 2008
    Date of Patent: December 28, 2010
    Assignee: Tessera, Inc.
    Inventors: Kenneth Allen Honer, Giles Humpston, David B. Tuckerman, Michael J. Nystrom
  • Publication number: 20100270679
    Abstract: A method of making microelectronic packages includes making a subassembly by providing a plate having a top surface, a bottom surface and openings extending between the top and bottom surfaces, attaching a compliant layer to the top surface of the plate, the compliant layer having openings that are aligned with the openings extending through the plate, and providing electrically conductive features on the compliant layer. After making the subassembly, the bottom surface of the plate is attached with the top surface of a semiconductor wafer so that the openings extending through the plate are aligned with contacts on the wafer. At least some of the electrically conductive features on the compliant layer are electrically interconnected with the contacts on the semiconductor wafer.
    Type: Application
    Filed: July 2, 2010
    Publication date: October 28, 2010
    Applicant: TESSERA, INC.
    Inventors: Belgacem Haba, Giles Humpston
  • Publication number: 20100242269
    Abstract: An electronic camera module incorporates a sensor unit (20) having a semiconductor chip (22) such as a CCD imager and a cover (34) overlying the front surface of the chip. An optical unit (50) includes one or more optical elements such as lenses (58). The optical unit has engagement features (64) which abut alignment features on the sensor unit as, for example, portions (44) of the cover outer surface (38), so as to maintain a precise relationship between the optical unit and sensor unit.
    Type: Application
    Filed: June 10, 2010
    Publication date: September 30, 2010
    Applicant: TESSERA, INC.
    Inventors: Giles Humpston, Kenneth Allen Honer, David B. Tuckerman
  • Publication number: 20100230795
    Abstract: A stacked microelectronic assembly is provided which includes first and second stacked microelectronic elements. Each of the first and second microelectronic elements can include a conductive layer extending along a face of such microelectronic element. At least one of the first and second microelectronic elements can include a recess extending from the rear surface towards the front surface, and a conductive via extending from the recess through the bond pad and electrically connected to the bond pad, with a conductive layer connected to the via and extending along a rear face of the microelectronic element towards an edge of the microelectronic element. A plurality of leads can extend from the conductive layers of the first and second microelectronic elements and a plurality of terminals of the assembly can be electrically connected with the leads.
    Type: Application
    Filed: March 12, 2010
    Publication date: September 16, 2010
    Applicant: TESSERA TECHNOLOGIES HUNGARY KFT.
    Inventors: Moshe Kriman, Osher Avsian, Belgacem Haba, Giles Humpston, Dmitri Burshtyn
  • Patent number: 7793414
    Abstract: Provided are connection structures for a microelectronic device and methods for forming the structure. A substrate is included having opposing surfaces and a plurality of holes extending through the surfaces. Also included is a plurality of electrically conductive posts. Each post extends from a base to a tip located within a corresponding hole of the substrate. An additional substrate may be provided such that the base of each post is located on a surface thereof. Additional electrically conductive posts may be provided having tips in corresponding holes of the additional substrate. Optionally, a dielectric material may be placed between the substrate and the posts.
    Type: Grant
    Filed: December 20, 2006
    Date of Patent: September 14, 2010
    Assignee: Tessera, Inc.
    Inventors: Belgacem Haba, Masud Beroz, David B. Tuckerman, Giles Humpston, Richard Dewitt Crisp