Patents by Inventor Gordon Madson

Gordon Madson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060267088
    Abstract: A field effect transistor is formed as follows. Openings are formed in a masking layer extending over a surface of a silicon region. A trench is formed in the silicon region through each opening in the masking layer. A layer of silicon is formed along sidewalls and bottom of each trench and along masking layer sidewalls which define each opening. The masking layer is removed to expose surface areas of the silicon region underlying the masking layer and to expose sidewalls of the layer of silicon to thereby form contact openings over the surface of the silicon region. A contact layer is formed to electrically contact the exposed surface areas of the silicon region and the exposed sidewalls of the layer of silicon.
    Type: Application
    Filed: May 26, 2005
    Publication date: November 30, 2006
    Inventors: Joelle Sharp, Gordon Madson
  • Publication number: 20060214221
    Abstract: Various embodiments for improved power devices as well as their methods of manufacture, packaging and circuitry incorporating the same for use in a wide variety of power electronic applications are disclosed. One aspect of the invention combines a number of charge balancing techniques and other techniques for reducing parasitic capacitance to arrive at different embodiments for power devices with improved voltage performance, higher switching speed, and lower on-resistance. Another aspect of the invention provides improved termination structures for low, medium and high voltage devices. Improved methods of fabrication for power devices are provided according to other aspects of the invention. Improvements to specific processing steps, such as formation of trenches, formation of dielectric layers inside trenches, formation of mesa structures and processes for reducing substrate thickness, among others, are presented.
    Type: Application
    Filed: May 31, 2006
    Publication date: September 28, 2006
    Inventors: Ashok Challa, Alan Elbanhawy, Thomas Grebs, Nathan Kraft, Dean Probst, Rodney Ridley, Steven Sapp, Qi Wang, Chongman Yun, J.G. Lee, Peter Wilson, Joseph Yedinak, J.Y. Jung, H.C. Jang, Babak Sani, Richard Stokes, Gary Dolny, John Mytych, Becky Losee, Adam Selsley, Robert Herrick, James Murphy, Gordon Madson, Bruce Marchant, Christopher Rexer, Christopher Kocon, Debra Woolsey
  • Publication number: 20060214222
    Abstract: Various embodiments for improved power devices as well as their methods of manufacture, packaging and circuitry incorporating the same for use in a wide variety of power electronic applications are disclosed. One aspect of the invention combines a number of charge balancing techniques and other techniques for reducing parasitic capacitance to arrive at different embodiments for power devices with improved voltage performance, higher switching speed, and lower on-resistance. Another aspect of the invention provides improved termination structures for low, medium and high voltage devices. Improved methods of fabrication for power devices are provided according to other aspects of the invention. Improvements to specific processing steps, such as formation of trenches, formation of dielectric layers inside trenches, formation of mesa structures and processes for reducing substrate thickness, among others, are presented.
    Type: Application
    Filed: May 31, 2006
    Publication date: September 28, 2006
    Inventors: Ashok Challa, Alan Elbanhawy, Thomas Grebs, Nathan Kraft, Dean Probst, Rodney Ridley, Steven Sapp, Qi Wang, Chongman Yun, J. Lee, Peter Wilson, Joseph Yedinak, J. Jung, H. Jang, Babak Sani, Richard Stokes, Gary Dolny, John Mytych, Becky Losee, Adam Selsley, Robert Herrick, James Murphy, Gordon Madson, Bruce Marchant, Christopher Rexer, Christopher Kocon, Debra Woolsey
  • Publication number: 20050167742
    Abstract: Various embodiments for improved power devices as well as their methods of manufacture, packaging and circuitry incorporating the same for use in a wide variety of power electronic applications are disclosed. One aspect of the invention combines a number of charge balancing techniques and other techniques for reducing parasitic capacitance to arrive at different embodiments for power devices with improved voltage performance, higher switching speed, and lower on-resistance. Another aspect of the invention provides improved termination structures for low, medium and high voltage devices. Improved methods of fabrication for power devices are provided according to other aspects of the invention. Improvements to specific processing steps, such as formation of trenches, formation of dielectric layers inside trenches, formation of mesa structures and processes for reducing substrate thickness, among others, are presented.
    Type: Application
    Filed: December 29, 2004
    Publication date: August 4, 2005
    Applicant: Fairchild Semiconductor Corp.
    Inventors: Ashok Challa, Alan Elbanhawy, Thomas Grebs, Nathan Kraft, Dean Probst, Rodney Ridley, Steven Sapp, Qi Wang, Chongman Yun, J.G. Lee, Peter Wilson, Joseph Yedinak, J.Y. Jung, H.C. Jang, Babak Sani, Richard Stokes, Gary Dolny, John Mytych, Becky Losee, Adam Selsley, Robert Herrick, James Murphy, Gordon Madson, Bruce Marchant, Christopher Rexer, Christopher Kocon, Debra Woolsey