Patents by Inventor Gurvinder Jolly

Gurvinder Jolly has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6864518
    Abstract: According to one exemplary embodiment, a semiconductor data array comprises an active segment situated on a substrate. The semiconductor data array can be, for example, a ROM array. The semiconductor data array further comprises a first word line situated over the active segment and a second word line situated substantially parallel to the first word line, where the second word line is not situated over the active segment. The semiconductor data array further comprises a column situated over the active segment, the first word line, and the second word line. The semiconductor data array further comprises a contact situated on the active segment, where the contact couples the active segment to the column, where the contact is separated from the first word line by a first distance and from the second word line by a second distance, and where the first distance is less than the second distance.
    Type: Grant
    Filed: May 14, 2003
    Date of Patent: March 8, 2005
    Assignee: Conexant Systems, Inc.
    Inventors: Charles Longway, Charlie Yu, Gurvinder Jolly
  • Patent number: 5452178
    Abstract: A capacitor structure for a memory element of an integrated circuit is provided. The capacitor is formed within a via hole defined through a first dielectric layer, and comprises a bottom electrode defined by an underlying conductive layer, and a capacitor dielectric filling the via with a dielectric barrier layer lining the via and separating the capacitor dielectric from the first dielectric layer. The capacitor dielectric is characterized by a material with high dielectric strength, preferably a ferroelectric material. An overlying conductive layer defines a top electrode contacting the capacitor dielectric. The barrier layer may comprise dielectric sidewall spacer formed within the via, or alternatively may comprise a region of mixed composition formed by interdiffusion of the first dielectric layer and the capacitor dielectric. The resulting capacitor structure is simple and compact, and may be fabricated with known CMOS, Bipolar or Bipolar-CMOS processes for submicron VLSI and ULSI integrated circuit.
    Type: Grant
    Filed: April 7, 1994
    Date of Patent: September 19, 1995
    Assignees: Northern Telecom Limited, McMaster University
    Inventors: Ismail T. Emesh, Iain D. Calder, Vu Q. Ho, Gurvinder Jolly, Lynnette D. Madsen
  • Patent number: 5419805
    Abstract: A method of selectively etching a layer of a refractory metal nitride, with application to formation of TiN local interconnects for VLSI integrated circuits, and particularly a method of selectively etching TiN relative to a refractory metal silicide. The method comprises the step of heating surfaces of the substrate to a selected etch temperature between 50.degree. C. and 200.degree. C. in a non-reactive gas and then exposing the heated substrate to reactive halogen species of a plasma having ion energies substantially less than 100 eV, and preferably below 30 eV. The etch selectivity is controlled by selecting a relatively low ion energy to reduce ion bombardment and heating effects during etching, and independently controlling the etch temperature in the heating step. The reactive species of the plasma are preferably generated by electron cyclotron resonance (ECR) excitation of a halocarbon containing gas, and heating comprises ion bombardment with a non-reactive gas.
    Type: Grant
    Filed: February 18, 1994
    Date of Patent: May 30, 1995
    Assignee: Northern Telecom Limited
    Inventor: Gurvinder Jolly
  • Patent number: 5354712
    Abstract: A method is provided for forming interconnect structures for ULSI integrated circuits. Preferably, a barrier layer of a conductive material which forms a seed layer for metal deposition is provided selectively on the sidewalls and bottom of interconnect trenches defined in a dielectric layer, and a conformal layer of metal is selectively deposited on the barrier layer within the interconnect trench. Advantageously, the metal layer forming interconnect comprises a layer of copper which is deposited by chemical vapour deposition from an organo-metallic precursor at low temperature. Etching back and planarization of the barrier layer and the metal layer is accomplished by chemical mechanical polishing.
    Type: Grant
    Filed: November 12, 1992
    Date of Patent: October 11, 1994
    Assignee: Northern Telecom Limited
    Inventors: Yu Q. Ho, Gurvinder Jolly, Ismail T. Emesh
  • Patent number: 5330931
    Abstract: A method is provided for forming a capacitor structure for a memory element of an integrated circuit. The method comprises providing a first conductive electrode, forming a layer of a first dielectric material thereon, opening a via hole through the dielectric layer, providing within the via opening a capacitor dielectric having a higher dielectric strength than the first dielectric, the capacitor dielectric contacting the first electrode, planarizing the resulting structure and then forming a second conductive electrode thereon. Preferably, when the second dielectric comprises a ferroelectric dielectric material, sidewalls of the via opening are lined with a dielectric barrier layer to provide diffusion barrier between the ferroelectric and first dielectric layer. Advantageously, planarization is accomplished by chemical mechanical polishing to provide fully planar topography.
    Type: Grant
    Filed: September 23, 1993
    Date of Patent: July 19, 1994
    Assignees: Northern Telecom Limited, McMaster University
    Inventors: Ismail T. Emesh, Iain D. Calder, Vu Q. Ho, Gurvinder Jolly, Lynnette D. Madsen
  • Patent number: 5269880
    Abstract: A method of tapering side walls of via holes and a tapered via hole structure for an integrated circuit is provided. Via holes having steep sidewalls are provided in an insulating layer overlying a conductive layer on a substrate, with an underlying conductive layer exposed at a bottom of each via hole. A protective layer is provided over the conductive layer in each via hole, and over the sidewalls. The via holes are then tapered by argon sputter etching to remove the protective layer and part of the insulating layer from the sidewall and around the peripheral edge of each via hole, thereby smoothly tapering the sidewall and providing a via hole increasing continuously in diameter from the bottom to the upper peripheral edge of the via hole.
    Type: Grant
    Filed: April 3, 1992
    Date of Patent: December 14, 1993
    Assignee: Northern Telecom Limited
    Inventors: Gurvinder Jolly, Bud K. Yung