Patents by Inventor Harry A. Hennen

Harry A. Hennen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4893339
    Abstract: Disclosed is a synchronous secure communication system wherein an information signal is encrypted in an encryption means. The encrypted signal is compressed to allow the insertion of a synchronization signal, and the combined signals are transmitted. At the receiver, the synchronization signal is extracted and used to synchronize the receiver to the incoming data stream thereby improving receiver sensitivity and range.
    Type: Grant
    Filed: September 30, 1986
    Date of Patent: January 9, 1990
    Assignee: Motorola, Inc.
    Inventors: Michael W. Bright, Eric F. Ziolko, Alan L. Wilson, Michelle M. Bray, Harry A. Hennen, David L. Weiss
  • Patent number: 4827514
    Abstract: A synchronization detector is disclosed wherein a portion of the received data stream is parallel loaded into a sequence generating means. The sequence generating means provides a local synchronization sequence that is compared to the transmitted synchronization signal, and an error count is tallied. If the number of errors occurring in a predetermined "window" is below a predetermined threshold, a synchronization detect signal is asserted. However, if the errors in a predetermined window exceed the threshold, the sequence generating means is reloaded with another portion of the received data stream and the process is repeated until the synchronization detect signal is asserted.
    Type: Grant
    Filed: March 3, 1988
    Date of Patent: May 2, 1989
    Assignee: Motorola, Inc.
    Inventors: Eric F. Ziolko, Harry A. Hennen
  • Patent number: 3956710
    Abstract: Apparatus and method for determining when a phase lock loop is in a state of lock is disclosed. The input frequency and the VCO frequency of a phase locked loop are combined by a difference multiplier to produce a signal having their difference frequency. The difference frequency signal is transformed into a squarewave by a limiter and the squarewave is then fed into a binary counter which counts the frequency of the squarewave pulses. Circuitry including a clock, two monostables, an AND gate, and a one cycle memory flip-flop periodically monitors the count of the binary counter and produces a signal indicating a state of unlock when the count of the binary counter exceeds a predetermined limit. An inhibit signal which prevents the binary counter from continuing to count is generated when the predetermined count limit has been reached in any one monitored time period.
    Type: Grant
    Filed: November 20, 1974
    Date of Patent: May 11, 1976
    Assignee: Motorola, Inc.
    Inventors: Martin V. Seitz, Harry A. Hennen