Patents by Inventor Henry T. Yung

Henry T. Yung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5506543
    Abstract: The circuit for generating current has a controllable current source M.sub.7, an input transistor pair 24 having a first branch and a second branch, a current mirror 28 having a first branch and a second branch, and an amplifier 50. The controllable current source M.sub.7 is coupled to the first and second branches of the input transistor pair 24. The first branch of the current mirror 28 is coupled to the first branch of the input transistor pair 24. The second branch of the current mirror 28 is coupled to the second branch of the input transistor pair 24. The input transistor pair 24 is coupled between the controllable current source M.sub.7 and the current mirror 28. The amplifier 50 has an output coupled to the controllable current source M.sub.7, and a first input coupled to the second branch of the input transistor pair 24 and the second branch of the current mirror 28.
    Type: Grant
    Filed: December 14, 1994
    Date of Patent: April 9, 1996
    Assignee: Texas Instruments Incorporated
    Inventor: Henry T. Yung
  • Patent number: 5469195
    Abstract: An integrated circuit capacitor has a semiconductor die and a plurality of field effect transistors fabricated on the die and having gates, sources and drains. The gates are connected to each other as one side of the capacitor. The sources and drains are connected together as another side of the capacitor. A color palette has a die with circuitry including a dot clock buffer with transistors connected to supply rails and the integrated circuit capacitor having a plurality of the parallel-connected field effect transistors connected across the supply rails. The dot clock buffer has an output distributed directly to the rest of the circuitry. Other capacitors, buffers, systems and methods are also disclosed.
    Type: Grant
    Filed: August 9, 1994
    Date of Patent: November 21, 1995
    Assignee: Texas Instruments Incorporated
    Inventors: Henry T. Yung, Louis J. Izzi, William R. Krenik
  • Patent number: 5434569
    Abstract: A circuit for adjusting capacitors in a capacitor analog to digital converter has a main capacitor array including more than one capacitor array portion 20 and 22, and at least one first coupling capacitor C.sub.c. A first plate of each first coupling capacitor C.sub.c is coupled to one capacitor array portion 22 and a second plate of each first coupling capacitor C.sub.c is coupled to a next more significant capacitor array portion 20 such that each capacitor array portion is coupled to the next more significant capacitor array portion by one of the first coupling capacitors C.sub.c. The circuit has at least one second coupling capacitor C.sub.c3 with a first plate of each second coupling capacitor C.sub.c3 coupled to the first plate of a corresponding one of the first coupling capacitors C.sub.c.
    Type: Grant
    Filed: September 1, 1993
    Date of Patent: July 18, 1995
    Assignee: Texas Instruments Incorporated
    Inventors: Henry T. Yung, Eric G. Soenen
  • Patent number: 5371517
    Abstract: A color palette selects a master clock from plural clock signals received at clock input terminals in response to a master clock selection control word received at control data terminals. A circuit forms a plurality of divided down clock signals from selected divide ratios of the master clock. A circuit selects a shift clock from among the divided down clock signals in response to at least some bits of an output clock selection control word received at the control data terminals. A circuit selectively enables and disables the shift clock in response to blanking data. A circuit selects a video clock from among the divided down clock signals in response to at least some bits of the output clock selection control word. A circuit synchronizes multiple bit words of color code received at color code input terminals with the master clock. A circuit outputs at least one memory recall address in response to receiving each multiple bit word of color code.
    Type: Grant
    Filed: November 8, 1991
    Date of Patent: December 6, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: Louis Izzi, William R. Krenik, Henry T. Yung, Chenwei J. Yin, Carrell R. Killebrew, Jr., Karl Guttag, Jerry R. Van Aken, Jeffrey Nye, Richard Simpson, Mike Asal
  • Patent number: 5369407
    Abstract: A multi-mode analog to digital converter is described for converting an analog input into a digital value according to a linear or a companding transfer function. The converter comprises a comparator, a successive approximation register and a charge redistribution device. The comparator compares the input voltage and a generated voltage. The successive approximation register generates a provisional binary word responsive to the output of the comparator. The charge redistribution device generates the generated voltage according to the provisional binary word and to a selected transfer function. The transfer function may be selected from the group consisting of linear and companding.
    Type: Grant
    Filed: October 18, 1993
    Date of Patent: November 29, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: Henry T. Yung, James R. Hochschild, William A. Severin
  • Patent number: 5302888
    Abstract: A CMOS on chip mid-rail voltage generation circuit is provided for an analog ground reference. A voltage divider establishes a current path between the high and low rail, and supplies a mid-level voltage to one input of a differential amplifier. A pair of series connected field effect transistors are also connected between the high and low voltage rails, with their common connection providing the input to the other input of the differential amplifier. A pair of open loop output transistors are also coupled in series between the high and low voltage rails, and each has their gate coupled to one of the series connected pair, and is also matched to that pair.
    Type: Grant
    Filed: April 1, 1992
    Date of Patent: April 12, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: James R. Hellums, Henry T. Yung
  • Patent number: 5166687
    Abstract: Apparatus for enhancing capacitance matching in a multi-stage capacitor network of an A/D converter is provided. The stages are coupled to one another by a coupling capacitor having a top and bottom plate. The apparatus comprises a first shield overlying the capacitor network, where the shield is coupled to a known potential. A second shield is positioned over each of the coupling capacitors, where each second shield is separate from the first shield and coupled to the bottom plate of each respective coupling capacitor.
    Type: Grant
    Filed: June 17, 1991
    Date of Patent: November 24, 1992
    Assignee: Texas Instruments Incorporated
    Inventor: Henry T. Yung