Patents by Inventor J. Brad Boos

J. Brad Boos has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6133593
    Abstract: Heterostructure field-effect transistors (HFETs) and other electronic devs are fabricated from a series of semiconductor layers to have reduced impact ionization. On to a first barrier layer there is added a unique second subchannel layer having high quality transport properties for reducing impact ionization. A third barrier layer having a controlled thickness to permit electrons to tunnel through the layer to the subchannel layer is added as a spacer for the fourth main channel layer. A fifth multilayer composite barrier layer is added which has at least a barrier layer in contact with the fourth channel layer and on top a sixth cap layer is applied. The device is completed by adding two ohmic contacts in a spaced apart relationship on the sixth cap layer with a Schottky gate between them which is formed in contact with the fifth barrier layer.
    Type: Grant
    Filed: July 23, 1999
    Date of Patent: October 17, 2000
    Assignee: The United States of America as represented by the Secretary of the Navy
    Inventors: J. Brad Boos, Ming-Jey Yang, Brian R. Bennett, Doewon Park, Walter Kruppa
  • Patent number: 5772907
    Abstract: The use of lactic acid or its derivative in compositions to etch or polish materials containing indium phosphide results in treated surfaces that have reduced surface roughness compared to the surfaces treated with compositions devoid of lactic acid or its derivative. Indium phosphide surfaces treated with compositions containing lactic acid can have treated surfaces that are smooth or mirror-like, meaning that surface irregularities thereon are less than about 50 .ANG..
    Type: Grant
    Filed: May 8, 1996
    Date of Patent: June 30, 1998
    Assignee: The United States of America as represented by the Secretary of the Navy
    Inventors: Kiki Ikossi-Anastasiou, Steve C. Binari, J. Brad Boos, Galina Kelner
  • Patent number: 5364816
    Abstract: A heterojunction device, and a method for producing the device. A gate air bridge is formed at the mesa sidewall between the active region and the gate bonding pad to lower the gate leakage current. The device has a double recessed gate to reduce local fields in the vicinity of the gate. The fabrication method uses dielectric intermediate and final passivation layers to optimize the double-recess profile and control the extension of the high-field region between the gate and the drain. This combination increases the breakdown potential of the device, but minimizes the effective gate length of the device, preserving high frequency performance.
    Type: Grant
    Filed: January 29, 1993
    Date of Patent: November 15, 1994
    Assignee: The United States of America as represented by the Secretary of the Navy
    Inventors: J. Brad Boos, Walter Kruppa