Patents by Inventor Jeffrey K. Kaszubinski

Jeffrey K. Kaszubinski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4802121
    Abstract: A memory array having two separate sets of parallel bit lines, and a word line intersecting the sets of bit lines. The memory cells are floating-gate MOS transistors having gates coupled to associated ones of the word lines and source-to-drain paths connected between alternating ones of the sets of bit lines and ground lines.
    Type: Grant
    Filed: June 2, 1986
    Date of Patent: January 31, 1989
    Assignee: Texas Instruments Incorporated
    Inventors: John F. Schreck, Jeffrey K. Kaszubinski
  • Patent number: 4740925
    Abstract: A method of making an array of programmable read only semiconductor memory cells which includes forming an extra row of the memory cells and a corresponding extra row gate coupled thereto. Extra row gate enabling means is coupled to the extra row gate for enabling the extra row gate in response to a control signal KILLT applied thereto. A disabling means is coupled to a first selected row gate other than the extra row gate in order to disable the selected row gate in response to a control signal KILLT applied thereto. A disabling means is coupled to a first selected row gate other than the extra row gate in order to disable the selected row gate in response to the control signal KILLT being applied thereto.An NAND gate may be formed with the extra row gate to allow a second set of signals corresponding to a second selected row of memory cells to enable the second selected row gate. A disabling means is coupled to the second selected row gate other than the extra row gate.
    Type: Grant
    Filed: October 15, 1985
    Date of Patent: April 26, 1988
    Assignee: Texas Instruments Incorporated
    Inventors: Jeffrey K. Kaszubinski, David D. Wilmoth, Timmie M. Coffman, John F. Schreck
  • Patent number: 4723225
    Abstract: An electrically programmable semiconductor memory device of a type having an array of programmable semiconductor floating gate transistors sets of which are coupled between associated respective source and drain lines, an array programming control transistor and a ground select transistor coupled to each of the drain and source lines. Each selected floating gate transistor in a programming mode is in series with control and ground select transistors between a high voltage Vpp and ground potential. A resistive element in series with a first conducting circuit element establishes a reference current which generates a voltage V.sub.1 at the junction of the resistive element and the circuit element. In a second current leg a second conducting circuit element, a module floating gate transistor biased into a conducting state and a module control transistor are all connected between Vpp and ground such that a voltage V.sub.
    Type: Grant
    Filed: October 15, 1985
    Date of Patent: February 2, 1988
    Assignee: Texas Instruments Incorporated
    Inventors: Jeffrey K. Kaszubinski, Debra J. Dolby, Timmie M. Coffman, John F. Schreck
  • Patent number: 4722075
    Abstract: An array of transistor memory cells of a type in which each cell has a transistor, a ground select switch and a sense amplifier coupling switch. A bias voltage line on which there is established a voltage V.sub.BIAS is coupled to each bit line by a bit line transistor whose gate during a read mode is at least about a voltage V.sub.T above V.sub.BIAS. Similarly, the source of each transistor is coupled to the bias voltage line by a source line transistor whose gate is more than about a voltage V.sub.T about V.sub.BIAS. The foregoing arrangement ensures that for every non-selected transistor that transistor's source voltage will be equal to its drain voltage so that all non-selected transistors will be substantially non-conducting.
    Type: Grant
    Filed: October 15, 1985
    Date of Patent: January 26, 1988
    Assignee: Texas Instruments Incorporated
    Inventors: Jeffrey K. Kaszubinski, David D. Wilmoth, Timmie M. Coffman, John F. Schreck