Patents by Inventor Kwang Su NA

Kwang Su NA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240128136
    Abstract: A wafer level package includes: a substrate; an element portion disposed on one surface of the substrate; a cap disposed on the substrate to cover the element portion; a connection portion electrically connected to the element portion; and a bonding portion disposed on an outer side of the connection portion, wherein the bonding portion is disposed on a first surface of one of the substrate and the cap, wherein one end portion of the connection portion is disposed on a second surface having a step difference from the first surface, and wherein the connection portion and the bonding portion are formed of a eutectic material.
    Type: Application
    Filed: February 16, 2023
    Publication date: April 18, 2024
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Seung Wook PARK, Seong Hun NA, Jae Hyun JUNG, Kwang Su KIM, Sung Jun LEE, Yong Suk KIM, Dong Hyun PARK
  • Patent number: 11641156
    Abstract: A method for controlling a fault of a three phase four wire interlinking converter system according to one embodiment of the present disclosure comprises obtaining a first d-q-o coordinate plane based on an internal phase angle of output voltage produced from each phase of an inverter; converting the first d-q-o coordinate plane to a second d-q-o coordinate plane based on the o-axis configured differently from the first d-q-o coordinate plane; obtaining an output voltage vector for determining a fault location by performing d-q transform on the second d-q-o coordinate plane; determining occurrence of a fault and an area related to the fault based on the output voltage vector; and in the occurrence of the fault, allocating a zero voltage vector to the area related to the fault.
    Type: Grant
    Filed: June 21, 2021
    Date of Patent: May 2, 2023
    Assignee: Research & Business Foundation Sungkyunkwan University
    Inventors: Chung Yuen Won, Kwang Su Na, Mi Na Kim, Bong Yeon Choi, Kyoung Min Kang, Hoon Lee, Chang Gyun An, Tae Gyu Kim, Jun Sin Yi
  • Patent number: 11404955
    Abstract: A method for controlling a fault of a three phase four wire interlinking converter system according to one embodiment of the present disclosure comprises obtaining a first d-q-o coordinate plane based on an internal phase angle of output voltage produced from each phase of an inverter; converting the first d-q-o coordinate plane to a second d-q-o coordinate plane based on the o-axis configured differently from the first d-q-o coordinate plane; obtaining an output voltage vector for determining a fault location by performing d-q transform on the second d-q-o coordinate plane; determining occurrence of a fault and an area related to the fault based on the output voltage vector; and in the occurrence of the fault, allocating a zero voltage vector to the area related to the fault.
    Type: Grant
    Filed: September 3, 2021
    Date of Patent: August 2, 2022
    Assignee: RESEARCH & BUSINESS FOUNDATION SUNGKYUNKWAN UNIVERSITY
    Inventors: Chung Yuen Won, Kwang Su Na, Mi Na Kim, Bong Yeon Choi, Kyoung Min Kang, Hoon Lee, Chang Gyun An, Tae Gyu Kim, Jun Sin Yi
  • Publication number: 20220045599
    Abstract: A method for controlling a fault of a three phase four wire interlinking converter system according to one embodiment of the present disclosure comprises obtaining a first d-q-o coordinate plane based on an internal phase angle of output voltage produced from each phase of an inverter; converting the first d-q-o coordinate plane to a second d-q-o coordinate plane based on the o-axis configured differently from the first d-q-o coordinate plane; obtaining an output voltage vector for determining a fault location by performing d-q transform on the second d-q-o coordinate plane; determining occurrence of a fault and an area related to the fault based on the output voltage vector; and in the occurrence of the fault, allocating a zero voltage vector to the area related to the fault.
    Type: Application
    Filed: June 21, 2021
    Publication date: February 10, 2022
    Applicant: RESEARCH & BUSINESS FOUNDATION SUNGKYUNKWAN UNIVERSITY
    Inventors: Chung Yuen WON, Kwang Su NA, Mi Na KIM, Bong Yeon CHOI, Kyoung Min KANG, Hoon LEE, Chang Gyun AN, Tae Gyu KIM, Jun Sin YI
  • Publication number: 20220045601
    Abstract: A method for controlling a fault of a three phase four wire interlinking converter system according to one embodiment of the present disclosure comprises obtaining a first d-q-o coordinate plane based on an internal phase angle of output voltage produced from each phase of an inverter; converting the first d-q-o coordinate plane to a second d-q-o coordinate plane based on the o-axis configured differently from the first d-q-o coordinate plane; obtaining an output voltage vector for determining a fault location by performing d-q transform on the second d-q-o coordinate plane; determining occurrence of a fault and an area related to the fault based on the output voltage vector; and in the occurrence of the fault, allocating a zero voltage vector to the area related to the fault.
    Type: Application
    Filed: September 3, 2021
    Publication date: February 10, 2022
    Applicant: RESEARCH & BUSINESS FOUNDATION SUNGKYUNKWAN UNIVERSITY
    Inventors: Chung Yuen WON, Kwang Su NA, Mi Na KIM, Bong Yeon CHOI, Kyoung Min KANG, Hoon LEE, Chang Gyun AN, Tae Gyu KIM, Jun Sin YI