Patents by Inventor Mansour Keramat

Mansour Keramat has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210247793
    Abstract: A power detect circuit is disclosed. A power detect circuit includes a voltage multiplier that receives an external supply voltage and generates a second supply voltage that is greater than the former. A voltage regulator is coupled to receive the second supply voltage and outputs a regulated supply voltage. A bandgap circuit is coupled to receive the second supply voltage when a first switch is closed, and the regulated supply voltage when a second switch is closed. The bandgap circuit generates a reference voltage for the voltage regulator, as well as one or more output voltages. A comparator circuit is coupled to receive the one or more output voltages from the bandgap circuit, and may compare these one or more output voltages to the regulated supply voltage.
    Type: Application
    Filed: February 22, 2021
    Publication date: August 12, 2021
    Inventors: Seyedeh Sedigheh Hashemi, Vahid Majidzadeh Bafar, Ali Mesgarani, Mansour Keramat
  • Patent number: 11032501
    Abstract: An image sensing system and methods for operating the same are disclosed. An image sensing system includes a plurality of pixel circuits, a multiplexer configured to select one of the pixel circuit and provide analog pixel data without sampling, and a successive approximation register (SAR) analog-to-digital converter (ADC) configured to convert the analog pixel data into digital data. The SAR ADC includes a capacitive digital-to-analog converter (CDAC) configured to convert contents of the SAR into a corresponding analog signal for comparison, by a comparator, with the analog pixel data. The CDAC includes a two-dimensional array of circuit elements. A control circuit in the image sensing system is configured to cause random ones of the circuit elements of the CDAC to be selected for generation of the corresponding analog signal and add a dithering signal so a CDAC output and shuffle a multiplexer switch sequence to improve fixed pattern noise.
    Type: Grant
    Filed: February 11, 2019
    Date of Patent: June 8, 2021
    Assignee: Apple Inc.
    Inventors: Dusan Stepanovic, Sedigheh Hashemi, Mansour Keramat, Hyunsik Park
  • Patent number: 10951848
    Abstract: An image sensing system is disclosed. The image sensing system includes an array of pixel circuits and a multiplexer configured to convey an output signal from a selected one of the pixel circuits. The output signal from the selected one of the plurality of pixel circuits is converted from analog to digital by a successive approximation register (SAR) analog-to-digital converter (ADC). A control circuit is provided to cause the SAR ADC power cycling with shaped power control signal. The SAR ADC comparator pre-amp with integrate-reset causes reduced power to the theoretical limit for imaging systems. The control circuit causes quantization process of selected ones of the pixel circuits to be repeated one or more times during the processing.
    Type: Grant
    Filed: February 11, 2019
    Date of Patent: March 16, 2021
    Assignee: Apple, Inc.
    Inventors: Hyunsik Park, Ali Mesgarani, Mansour Keramat, Dusan Stepanovic, Ashirwad Bahukhandi
  • Patent number: 10937730
    Abstract: Capacitor structures with pitch-matched capacitor unit cells are described. In an embodiment, the capacitor unit cells are formed by interdigitated finger electrodes. The finger electrodes may be pitch-matched in multiple metal layers within a capacitor unit cell, and the finger electrodes may be pitch-matched among an array of capacitor unit cells. Additionally, border unit cells may be pitch-matched with the capacitor unit cells.
    Type: Grant
    Filed: May 26, 2020
    Date of Patent: March 2, 2021
    Assignee: Apple Inc.
    Inventors: Yi Chun A. Fu, Mansour Keramat, Vijay Srinivas
  • Patent number: 10931243
    Abstract: A signal coupling method and apparatus is disclosed. A coupling network is coupled to convey signals from first functional circuit block to a second functional circuit block. The coupling network includes a first signal path having a first capacitor for providing AC coupling between the first and second functional circuit blocks. The coupling network further includes a second signal path in parallel with the first signal path. The second signal path includes a switched capacitor circuit coupled to receive a first common mode voltage corresponding to the first functional circuit block and a second common mode voltage corresponding to the second functional circuit block.
    Type: Grant
    Filed: February 21, 2019
    Date of Patent: February 23, 2021
    Assignee: Apple Inc.
    Inventors: Vahid Majidzadeh Bafar, Mansour Keramat, Tao Wang
  • Patent number: 10928846
    Abstract: A power detect circuit is disclosed. A power detect circuit includes a voltage multiplier that receives an external supply voltage and generates a second supply voltage that is greater than the former. A voltage regulator is coupled to receive the second supply voltage and outputs a regulated supply voltage. A bandgap circuit is coupled to receive the second supply voltage when a first switch is closed, and the regulated supply voltage when a second switch is closed. The bandgap circuit generates a reference voltage for the voltage regulator, as well as one or more output voltages. A comparator circuit is coupled to receive the one or more output voltages from the bandgap circuit, and may compare these one or more output voltages to the regulated supply voltage.
    Type: Grant
    Filed: February 28, 2019
    Date of Patent: February 23, 2021
    Assignee: Apple Inc.
    Inventors: Seyedeh Sedigheh Hashemi, Vahid Majidzadeh Bafar, Ali Mesgarani, Mansour Keramat
  • Patent number: 10863122
    Abstract: A pixel circuit and method for operating the same is disclosed. The circuit includes a first driver circuit coupled to receive an analog pixel data, transfer signal and reset signal. The circuit further includes a source follower transistor having a source terminal coupled to a column node, and a gate terminal coupled to the first driver circuit. The circuit further includes a second driver circuit coupled to receive the transfer signal and the reset signal. The second driver circuit is capacitively coupled to the column node through a first capacitor.
    Type: Grant
    Filed: February 11, 2019
    Date of Patent: December 8, 2020
    Assignee: Apple Inc.
    Inventors: Nick Chang, Mansour Keramat, Hyunsik Park, Brian Liebowitz, Ashirwad Bahukhandi
  • Patent number: 10819361
    Abstract: Capacitor arrays and methods of operating a digital to analog converter are described. In an embodiment, a capacitor array includes a unit capacitor (Cu) structure characterized by a unit capacitance value, a plurality of different super-unit capacitor structures, and a plurality of different sub-unit capacitor structures, each different sub-unit capacitor structure having a different capacitance defined by a division of the unit capacitance value.
    Type: Grant
    Filed: January 16, 2020
    Date of Patent: October 27, 2020
    Assignee: Apple Inc.
    Inventors: Tao Wang, Mansour Keramat, Yi Chun A. Fu
  • Publication number: 20200286824
    Abstract: Capacitor structures with pitch-matched capacitor unit cells are described. In an embodiment, the capacitor unit cells are formed by interdigitated finger electrodes. The finger electrodes may be pitch-matched in multiple metal layers within a capacitor unit cell, and the finger electrodes may be pitch-matched among an array of capacitor unit cells. Additionally, border unit cells may be pitch-matched with the capacitor unit cells.
    Type: Application
    Filed: May 26, 2020
    Publication date: September 10, 2020
    Inventors: Yi Chun A. Fu, Mansour Keramat, Vijay Srinivas
  • Publication number: 20200278713
    Abstract: A power detect circuit is disclosed. A power detect circuit includes a voltage multiplier that receives an external supply voltage and generates a second supply voltage that is greater than the former. A voltage regulator is coupled to receive the second supply voltage and outputs a regulated supply voltage. A bandgap circuit is coupled to receive the second supply voltage when a first switch is closed, and the regulated supply voltage when a second switch is closed. The bandgap circuit generates a reference voltage for the voltage regulator, as well as one or more output voltages. A comparator circuit is coupled to receive the one or more output voltages from the bandgap circuit, and may compare these one or more output voltages to the regulated supply voltage.
    Type: Application
    Filed: February 28, 2019
    Publication date: September 3, 2020
    Inventors: Seyedeh Sedigheh Hashemi, Vahid Majidzadeh Bafar, Ali Mesgarani, Mansour Keramat
  • Publication number: 20200274501
    Abstract: A signal coupling method and apparatus is disclosed. A coupling network is coupled to convey signals from first functional circuit block to a second functional circuit block. The coupling network includes a first signal path having a first capacitor for providing AC coupling between the first and second functional circuit blocks. The coupling network further includes a second functional circuit block having a second signal path in parallel with the first signal path. The second signal path includes a switched capacitor circuit coupled to receive a first common mode voltage corresponding to the first functional circuit block and a second common mode voltage corresponding to the second functional circuit block.
    Type: Application
    Filed: February 21, 2019
    Publication date: August 27, 2020
    Inventors: Vahid Majidzadeh Bafar, Mansour Keramat, Tao Wang
  • Patent number: 10707162
    Abstract: Capacitor structures with pitch-matched capacitor unit cells are described. In an embodiment, the capacitor unit cells are formed by interdigitated finger electrodes. The finger electrodes may be pitch-matched in multiple metal layers within a capacitor unit cell, and the finger electrodes may be pitch-matched among an array of capacitor unit cells. Additionally, border unit cells may be pitch-matched with the capacitor unit cells.
    Type: Grant
    Filed: October 10, 2019
    Date of Patent: July 7, 2020
    Assignee: Apple Inc.
    Inventors: Yi Chun A. Fu, Mansour Keramat, Vijay Srinivas
  • Publication number: 20200153448
    Abstract: Capacitor arrays and methods of operating a digital to analog converter are described. In an embodiment, a capacitor array includes a unit capacitor (Cu) structure characterized by a unit capacitance value, a plurality of different super-unit capacitor structures, and a plurality of different sub-unit capacitor structures, each different sub-unit capacitor structure having a different capacitance defined by a division of the unit capacitance value.
    Type: Application
    Filed: January 16, 2020
    Publication date: May 14, 2020
    Inventors: Tao Wang, Mansour Keramat, Yi Chun A. Fu
  • Patent number: 10574249
    Abstract: Capacitor arrays and methods of operating a digital to analog converter are described. In an embodiment, a capacitor array includes a unit capacitor (Cu) structure characterized by a unit capacitance value, a plurality of different super-unit capacitor structures, and a plurality of different sub-unit capacitor structures, each different sub-unit capacitor structure having a different capacitance defined by a division of the unit capacitance value.
    Type: Grant
    Filed: May 2, 2018
    Date of Patent: February 25, 2020
    Assignee: Apple Inc.
    Inventors: Tao Wang, Mansour Keramat, Yi Chun A. Fu
  • Publication number: 20200043846
    Abstract: Capacitor structures with pitch-matched capacitor unit cells are described. In an embodiment, the capacitor unit cells are formed by interdigitated finger electrodes. The finger electrodes may be pitch-matched in multiple metal layers within a capacitor unit cell, and the finger electrodes may be pitch-matched among an array of capacitor unit cells. Additionally, border unit cells may be pitch-matched with the capacitor unit cells.
    Type: Application
    Filed: October 10, 2019
    Publication date: February 6, 2020
    Inventors: Yi Chun A. Fu, Mansour Keramat, Vijay Srinivas
  • Publication number: 20190373196
    Abstract: An image sensing system is disclosed. The image sensing system includes an array of pixel circuits and a multiplexer configured to convey an output signal from a selected one of the pixel circuits. The output signal from the selected one of the plurality of pixel circuits is converted from analog to digital by a successive approximation register (SAR) analog-to-digital converter (ADC). A control circuit is provided to cause the SAR ADC power cycling with shaped power control signal. The SAR ADC comparator pre-amp with integrate-reset causes reduced power to the theoretical limit for imaging systems. The control circuit causes quantization process of selected ones of the pixel circuits to be repeated one or more times during the processing.
    Type: Application
    Filed: February 11, 2019
    Publication date: December 5, 2019
    Inventors: Hyunsik Park, Ali Mesgarani, Mansour Keramat, Dusan Stepanovic, Ashirwad Bahukhandi
  • Publication number: 20190373191
    Abstract: An image sensing system and methods for operating the same are disclosed. An image sensing system includes a plurality of pixel circuits, a multiplexer configured to select one of the pixel circuit and provide analog pixel data without sampling, and a successive approximation register (SAR) analog-to-digital converter (ADC) configured to convert the analog pixel data into digital data. The SAR ADC includes a capacitive digital-to-analog converter (CDAC) configured to convert contents of the SAR into a corresponding analog signal for comparison, by a comparator, with the analog pixel data. The CDAC includes a two-dimensional array of circuit elements. A control circuit in the image sensing system is configured to cause random ones of the circuit elements of the CDAC to be selected for generation of the corresponding analog signal and add a dithering signal so a CDAC output and shuffle a multiplexer switch sequence to improve fixed pattern noise.
    Type: Application
    Filed: February 11, 2019
    Publication date: December 5, 2019
    Inventors: Dusan Stepanovic, Sedigheh Hashemi, Mansour Keramat, Hyunsik Park
  • Publication number: 20190373198
    Abstract: A pixel circuit and method for operating the same is disclosed. The circuit includes a first driver circuit coupled to receive an analog pixel data, transfer signal and reset signal. The circuit further includes a source follower transistor having a source terminal coupled to a column node, and a gate terminal coupled to the first driver circuit. The circuit further includes a second driver circuit coupled to receive the transfer signal and the reset signal. The second driver circuit is capacitively coupled to the column node through a first capacitor.
    Type: Application
    Filed: February 11, 2019
    Publication date: December 5, 2019
    Inventors: Nick Chang, Mansour Keramat, Hyunsik Park, Brian Liebowitz, Ashirwad Bahukhandi
  • Publication number: 20190341925
    Abstract: Capacitor arrays and methods of operating a digital to analog converter are described. In an embodiment, a capacitor array includes a unit capacitor (Cu) structure characterized by a unit capacitance value, a plurality of different super-unit capacitor structures, and a plurality of different sub-unit capacitor structures, each different sub-unit capacitor structure having a different capacitance defined by a division of the unit capacitance value.
    Type: Application
    Filed: May 2, 2018
    Publication date: November 7, 2019
    Inventors: Tao Wang, Mansour Keramat, Yi Chun A. Fu
  • Patent number: 10453791
    Abstract: Capacitor structures with pitch-matched capacitor unit cells are described. In an embodiment, the capacitor unit cells are formed by interdigitated finger electrodes. The finger electrodes may be pitch-matched in multiple metal layers within a capacitor unit cell, and the finger electrodes may be pitch-matched among an array of capacitor unit cells. Additionally, border unit cells may be pitch-matched with the capacitor unit cells.
    Type: Grant
    Filed: February 6, 2018
    Date of Patent: October 22, 2019
    Assignee: Apple Inc.
    Inventors: Yi Chun A. Fu, Mansour Keramat, Vijay Srinivas