Patents by Inventor Masaomi Tsuru

Masaomi Tsuru has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11949394
    Abstract: A first phase shift circuit amplifies, when a first signal, a second signal having a phase difference of 90 degrees from the first signal, a third signal having a phase difference of 180 degrees from the first signal, and a fourth signal having a phase difference of 270 degrees from the first signal are output from a 90-degree distributor that distributes an input signal, each of any three signals from among the first signal to the fourth signal. A second phase shift circuit amplifies each of any two signals of any three signals and one signal that is not amplified by the first phase shift circuit from among the first signal to the fourth signal. One or more phase shift circuits of the first phase shift circuit and the second phase shift circuit each include a compensation circuit that compensates for a phase error of the synthesized signal.
    Type: Grant
    Filed: June 22, 2022
    Date of Patent: April 2, 2024
    Assignee: Mitsubishi Electric Corporation
    Inventors: Wataru Yamamoto, Koji Tsutsumi, Masaomi Tsuru
  • Patent number: 11929539
    Abstract: A directional coupler is configured so as to include: a resistive element in which one end thereof is connected to a first terminal and the other end is connected to a second terminal; a first amplifier circuit for outputting either a current directly proportional to a first voltage applied to the one end of the resistive element or a current directly proportional to a second voltage applied to the other end of the resistive element; a second amplifier circuit for outputting a first current which is directly proportional to the voltage difference between the first voltage applied to the one end of the resistive element and the second voltage applied to the other end of the resistive element and whose polarity is different from that of the current outputted from the first amplifier circuit when a signal is flowing from the first terminal to the second terminal, and for outputting a second current which is directly proportional to the voltage difference between the first voltage and the second voltage and whose
    Type: Grant
    Filed: July 19, 2021
    Date of Patent: March 12, 2024
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Takanobu Fujiwara, Tatsuya Hagiwara, Masaomi Tsuru
  • Patent number: 11929723
    Abstract: A phase-variable frequency multiplier includes: a 90-degree divider for dividing an input signal into an I-signal and a Q-signal; an amplitude setting circuit for distributing each of the I-signal and the Q-signal to two paths, setting amplitudes of two of four signals including the two distributed I-signals and the two distributed Q-signals depending on a phase shift amount of the input signal, and outputting as set signals, the four signals including the signals with the set amplitudes; a first mixer for multiplying one of the two I-signals included in the set signals by one of the two Q-signals included in the set signals to generate a first signal having a frequency being twice the frequency of the input signal; a second mixer for multiplying the other of the two I-signals included in the set signals by the other of the two Q-signals included in the set signals to generate a second signal with an amplitude ratio with respect to the first signal, being a tangent or a reciprocal of a tangent of the phase sh
    Type: Grant
    Filed: August 18, 2021
    Date of Patent: March 12, 2024
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Wataru Yamamoto, Koji Tsutsumi, Sho Ikeda, Masaomi Tsuru
  • Patent number: 11879917
    Abstract: A phase detector includes: a phase shift circuit to phase-shift a first positive-phase signal included in a first differential signal and a first negative-phase signal included in the first differential signal, and phase-shift a second positive-phase signal included in a second differential signal and a second negative-phase signal included in the second differential signal; a multiplication circuit to perform multiplication of two signals for all combinations of the first positive-phase signal and the first negative-phase signal with the phase-shifted second positive-phase signal and the phase-shifted second negative-phase signal, and perform multiplication of two signals for all combinations of the phase-shifted first positive-phase signal and the phase-shifted first negative-phase signal with the second positive-phase signal and the second negative-phase signal; and a phase difference calculating circuit to calculate a phase difference between the first differential signal and the second differential signa
    Type: Grant
    Filed: December 17, 2021
    Date of Patent: January 23, 2024
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Akihito Hirai, Masaomi Tsuru
  • Patent number: 11870447
    Abstract: A third signal having a phase intermediate between a first signal based on a reference signal and a second signal with a phase shifted by an element of a previous stage is generated, a signal obtained by shifting the phase of the third signal by a first phase shill amount is output as a second signal to an element of a subsequent stage, a phase difference between the third signal and a fourth signal obtained by shifting the phase of a first signal output from the element of the subsequent stage by the first phase shift amount is detected, and the first phase shift amount is controlled on the basis of the detected phase difference.
    Type: Grant
    Filed: October 18, 2021
    Date of Patent: January 9, 2024
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Sho Ikeda, Akihito Hirai, Koji Tsutsumi, Masaomi Tsuru
  • Patent number: 11757454
    Abstract: A delay synchronization circuit includes a pulse synthesizing circuit to generate a synthesized signal including a first pulse signal synchronized with a reference signal and a second pulse signal synchronized a feedback signal, a VCDL to delay the synthesized signal g and output a delayed synthesized signal, a pulse separation circuit to generate a first separation signal synchronized with a first pulse signal included in the delayed synthesized signal and generate a second separation signal synchronized with a second pulse signal included in the delayed synthesized signal, a circulator to output a first separation signal to a clock reception circuit and then output the first separation signal returned from the clock reception circuit to the pulse synthesizing circuit as the feedback signal, and a delay-amount control circuit to control a delay amount of the delayed synthesized signal according to a phase difference between the reference signal and the second separation signal.
    Type: Grant
    Filed: September 20, 2022
    Date of Patent: September 12, 2023
    Assignee: Mitsubishi Electric Corporation
    Inventors: Sho Ikeda, Koji Tsutsumi, Masaomi Tsuru
  • Publication number: 20230099900
    Abstract: There is provided an active phased array antenna in which power to an Si wafer is separated from power to compound semiconductor chips. An active phased array antenna is an active phased array antenna including a substrate having a plurality of antenna elements; a pseudo wafer containing a group of semiconductor chips including a plurality of semiconductor chips made of compound semiconductors; and a silicon wafer made of silicon, the substrate, the pseudo wafer, and the silicon wafer being stacked on top of each other in this order, and the pseudo wafer includes first feeders for supplying power to the group of semiconductor chips from the substrate; and a second feeder for supplying power to the silicon wafer from the substrate, the second feeder passing through the pseudo wafer in a thickness direction of the pseudo wafer.
    Type: Application
    Filed: December 7, 2022
    Publication date: March 30, 2023
    Applicant: Mitsubishi Electric Corporation
    Inventors: Kengo KAWASAKI, Akihito HIRAI, Shinya YOKOMIZO, Masaomi TSURU
  • Publication number: 20230017177
    Abstract: A delay synchronization circuit includes a pulse synthesizing circuit to generate a synthesized signal including a first pulse signal synchronized with a reference signal and a second pulse signal synchronized a feedback signal, a VCDL to delay the synthesized signal g and output a delayed synthesized signal, a pulse separation circuit to generate a first separation signal synchronized with a first pulse signal included in the delayed synthesized signal and generate a second separation signal synchronized with a second pulse signal included in the delayed synthesized signal, a circulator to output a first separation signal to a clock reception circuit and then output the first separation signal returned from the clock reception circuit to the pulse synthesizing circuit as the feedback signal, and a delay-amount control circuit to control a delay amount of the delayed synthesized signal according to a phase difference between the reference signal and the second separation signal.
    Type: Application
    Filed: September 20, 2022
    Publication date: January 19, 2023
    Applicant: Mitsubishi Electric Corporation
    Inventors: Sho IKEDA, Koji TSUTSUMI, Masaomi TSURU
  • Publication number: 20220329231
    Abstract: A first phase shift circuit amplifies, when a first signal, a second signal having a phase difference of 90 degrees from the first signal, a third signal having a phase difference of 180 degrees from the first signal, and a fourth signal having a phase difference of 270 degrees from the first signal are output from a 90-degree distributor that distributes an input signal, each of any three signals from among the first signal to the fourth signal. A second phase shift circuit amplifies each of any two signals of any three signals and one signal that is not amplified by the first phase shift circuit from among the first signal to the fourth signal. One or more phase shift circuits of the first phase shift circuit and the second phase shift circuit each include a compensation circuit that compensates for a phase error of the synthesized signal.
    Type: Application
    Filed: June 22, 2022
    Publication date: October 13, 2022
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Wataru YAMAMOTO, Koji TSUTSUMI, Masaomi TSURU
  • Patent number: 11463047
    Abstract: A mixer includes a first unit mixer, a second unit mixer, a third unit mixer, and a fourth unit mixer that have the same configuration and a first combiner, a second combiner, and a third combiner that have the same configuration. The first to the fourth unit mixers each include a differential RF signal terminal. Output of the first unit mixer and output of the second unit mixer are combined by the second combiner. Output of the third unit mixer and output of the fourth unit mixer are combined by the third combiner. Output of the second combiner and output of the third combiner are combined by the first combiner. The output of the third unit mixer is input to the third combiner with the polarity being determined.
    Type: Grant
    Filed: September 3, 2021
    Date of Patent: October 4, 2022
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Shinya Yokomizo, Takanobu Fujiwara, Masaomi Tsuru, Mitsuhiro Shimozawa, Akihito Hirai
  • Patent number: 11451208
    Abstract: A first switch is connected in parallel with a circuit element. A second switch is connected in series with a parallel circuit constituted by the circuit element and the first switch. The first switch and the second switch alternately perform on-off operation.
    Type: Grant
    Filed: September 9, 2020
    Date of Patent: September 20, 2022
    Assignee: Mitsubishi Electric Corporation
    Inventors: Kengo Kawasaki, Masaomi Tsuru, Mitsuhiro Shimozawa
  • Patent number: 11435702
    Abstract: In a time-to-digital converter, a digital signal outputted by a phase information generator is inputted to each of the D terminals of first through Nth (N is a natural number equal to or greater than 2) D-type flip-flop circuits in a first flip-flop group, each of the D terminals is connected to one end of a first delay element, the C terminal of the first D-type flip-flop circuit is connected to another end of the first delay element, the other end of the first delay element is connected to an input terminal, and, when N, the number of flip-flop circuits in the first flip-flop group, is equal to or greater than 3, for each J a natural number from 2 to N?1, C terminal of the (J+1)th D-type flip-flop circuit is connected to one end of the Jth delay element and one end of the (J?1)th delay element is connected to the other end of the Jth delay element.
    Type: Grant
    Filed: August 16, 2021
    Date of Patent: September 6, 2022
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Yoshiaki Morino, Masaomi Tsuru
  • Publication number: 20220107347
    Abstract: A phase detector includes: a phase shift circuit to phase-shift a first positive-phase signal included in a first differential signal and a first negative-phase signal included in the first differential signal, and phase-shift a second positive-phase signal included in a second differential signal and a second negative-phase signal included in the second differential signal; a multiplication circuit to perform multiplication of two signals for all combinations of the first positive-phase signal and the first negative-phase signal with the phase-shifted second positive-phase signal and the phase-shifted second negative-phase signal, and perform multiplication of two signals for all combinations of the phase-shifted first positive-phase signal and the phase-shifted first negative-phase signal with the second positive-phase signal and the second negative-phase signal; and a phase difference calculating circuit to calculate a phase difference between the first differential signal and the second differential signa
    Type: Application
    Filed: December 17, 2021
    Publication date: April 7, 2022
    Applicant: Mitsubishi Electric Corporation
    Inventors: Akihito HIRAI, Masaomi TSURU
  • Patent number: 11277036
    Abstract: A rectenna controller connected to a rectenna that receives radio frequency power and converts the radio frequency power into direct current power, the rectenna controller controlling the direct current power received from the rectenna and supplying the controlled direct current power to a load, the rectenna controller including: an input terminal receiving the direct current power converted by the rectenna; an output terminal supplying the controlled direct current power to the load; a first switching element disposed in a current path connecting the input terminal to the output terminal; and a controller controlling the first switching element, wherein when the controller does not operate, the first switching element becomes conducting to render the current path conductive.
    Type: Grant
    Filed: February 27, 2019
    Date of Patent: March 15, 2022
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Takayuki Morioka, Yasutoshi Yashiki, Hidetada Tokioka, Toshiyuki Tanaka, Yukihiro Homma, Maho Utsumi, Masaomi Tsuru
  • Publication number: 20220052699
    Abstract: A third signal having a phase intermediate between a first signal based on a reference signal and a second signal with a phase shifted by an element of a previous stage is generated, a signal obtained by shifting the phase of the third signal by a first phase shill amount is output as a second signal to an element of a subsequent stage, a phase difference between the third signal and a fourth signal obtained by shifting the phase of a first signal output from the element of the subsequent stage by the first phase shift amount is detected, and the first phase shift amount is controlled on the basis of the detected phase difference.
    Type: Application
    Filed: October 18, 2021
    Publication date: February 17, 2022
    Applicant: Mitsubishi Electric Corporation
    Inventors: Sho IKEDA, Akihito HIRAI, Koji TSUTSUMI, Masaomi TSURU
  • Patent number: 11245166
    Abstract: A first phase shift circuit (2) converts impedance to achieve impedance matching between a third terminal (1c) of a 90-degree hybrid circuit (1) and a first terminal (4a) of a first nonlinear element (4), and shifts a phase of a radio wave by 180 degrees, and a second phase shift circuit (3) converts impedance to achieve impedance matching between a fourth terminal (1d) of the 90-degree hybrid circuit (1) and a first terminal (5a) of a second nonlinear element (5), and shifts a phase of a radio wave by 90 degrees. As a result of this configuration, a conversion loss of radio waves can be reduced.
    Type: Grant
    Filed: May 29, 2017
    Date of Patent: February 8, 2022
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Masaomi Tsuru
  • Patent number: 11211919
    Abstract: A first resistor to a fourth resistor and a first capacitor to a fourth capacitor are connected together in series in a ring shape. A first output terminal to a fourth output terminal are connected to series connection points between the first resistor to the fourth resistor and the first capacitor to the fourth capacitor, a first input terminal is connected to a series connection point between the fourth capacitor and the first resistor, and a second input terminal is connected to a series connection point between the second capacitor and the third resistor. Furthermore, a fifth resistor is connected between a series connection point between the first capacitor and the second resistor and a series connection point between the third capacitor and the fourth resistor.
    Type: Grant
    Filed: September 16, 2020
    Date of Patent: December 28, 2021
    Assignee: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Masaomi Tsuru
  • Publication number: 20210399686
    Abstract: A mixer includes a first unit mixer, a second unit mixer, a third unit mixer, and a fourth unit mixer that have the same configuration and a first combiner, a second combiner, and a third combiner that have the same configuration. The first to the fourth unit mixers each include a differential RF signal terminal. Output of the first unit mixer and output of the second unit mixer are combined by the second combiner. Output of the third unit mixer and output of the fourth unit mixer are combined by the third combiner. Output of the second combiner and output of the third combiner are combined by the first combiner. The output of the third unit mixer is input to the third combiner with the polarity being determined.
    Type: Application
    Filed: September 3, 2021
    Publication date: December 23, 2021
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Shinya YOKOMIZO, Takanobu FUJIWARA, Masaomi TSURU, Mitsuhiro SHIMOZAWA, Akihito HIRAI
  • Publication number: 20210373503
    Abstract: In a time-to-digital converter, a digital signal outputted by a phase information generator is inputted to each of the D terminals of first through Nth (N is a natural number equal to or greater than 2) D-type flip-flop circuits in a first flip-flop group, each of the D terminals is connected to one end of a first delay element, the C terminal of the first D-type flip-flop circuit is connected to another end of the first delay element, the other end of the first delay element is connected to an input terminal, and, when N, the number of flip-flop circuits in the first flip-flop group, is equal to or greater than 3, for each J a natural number from 2 to N?1, C terminal of the (J+1)th D-type flip-flop circuit is connected to one end of the Jth delay element and one end of the (J?1)th delay element is connected to the other end of the Jth delay element.
    Type: Application
    Filed: August 16, 2021
    Publication date: December 2, 2021
    Applicant: Mitsubishi Electric Corporation
    Inventors: Yoshiaki MORINO, Masaomi TSURU
  • Publication number: 20210376817
    Abstract: A phase-variable frequency multiplier includes: a 90-degree divider for dividing an input signal into an I-signal and a Q-signal; an amplitude setting circuit for distributing each of the I-signal and the Q-signal to two paths, setting amplitudes of two of four signals including the two distributed I-signals and the two distributed Q-signals depending on a phase shift amount of the input signal, and outputting as set signals, the four signals including the signals with the set amplitudes; a first mixer for multiplying one of the two I-signals included in the set signals by one of the two Q-signals included in the set signals to generate a first signal having a frequency being twice the frequency of the input signal; a second mixer for multiplying the other of the two I-signals included in the set signals by the other of the two Q-signals included in the set signals to generate a second signal with an amplitude ratio with respect to the first signal, being a tangent or a reciprocal of a tangent of the phase sh
    Type: Application
    Filed: August 18, 2021
    Publication date: December 2, 2021
    Applicant: Mitsubishi Electric Corporation
    Inventors: Wataru YAMAMOTO, Koji TSUTSUMI, Sho IKEDA, Masaomi TSURU