Patents by Inventor Mohammed Abdul-Latif

Mohammed Abdul-Latif has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9325316
    Abstract: A low-power high-swing current-mode logic (CML) driver circuit includes a first differential-pair and a second differential-pair. The first differential-pair includes first transistors, and is coupled to a first voltage supply that supplies a first voltage. The second differential-pair includes second transistors, and a common node of the second differential-pair is coupled to a second voltage supply. The second voltage supply supplies a second voltage that is higher than the first voltage. Control terminals of the first transistors are coupled to control terminals of the second transistors to form input nodes of the driver circuit.
    Type: Grant
    Filed: May 11, 2015
    Date of Patent: April 26, 2016
    Assignee: Broadcom Corporation
    Inventors: Amr Amin Hafez Amin Abou-El-Sonoun, Ramy Awad, Mohammed Abdul-Latif, Adesh Garg, Henry Park, Anand Jitendra Vasani, Ullas Singh, Namik Kemal Kocaman, Afshin Momtaz
  • Patent number: 8958501
    Abstract: Techniques are described herein that provide an interface for receiving and deserializing digital bit stream(s). For instance, a receiver for a high-speed deserializer may include digital slicers, a digital phase interpolator, and a digital clock phase generator. The digital slicers may be configured to determine a digital value of a data input. The digital phase interpolator may be configured to generate an interpolated clock signal based on input clock signals that correspond to respective phases of a reference clock. The phase of the interpolated clock tracks the data input to the receiver through a clock recovery loop. The digital clock phase generator may be configured to generate output clock signals to control timing of the respective digital slicers. The receiver may further include a single digital eye monitor configured to monitor a data eye of the data input.
    Type: Grant
    Filed: December 19, 2012
    Date of Patent: February 17, 2015
    Assignee: Broadcom Corporation
    Inventors: Ali Nazemi, Mahmoud Reza Ahmadi, Tamer Ali, Bo Zhang, Mohammed Abdul-Latif, Namik Kocaman, Afshin Momtaz
  • Publication number: 20140146922
    Abstract: Techniques are described herein that provide an interface for receiving and deserializing digital bit stream(s). For instance, a receiver for a high-speed deserializer may include digital slicers, a digital phase interpolator, and a digital clock phase generator. The digital slicers may be configured to determine a digital value of a data input. The digital phase interpolator may be configured to generate an interpolated clock signal based on input clock signals that correspond to respective phases of a reference clock. The phase of the interpolated clock tracks the data input to the receiver through a clock recovery loop. The digital clock phase generator may be configured to generate output clock signals to control timing of the respective digital slicers. The receiver may further include a single digital eye monitor configured to monitor a data eye of the data input.
    Type: Application
    Filed: December 19, 2012
    Publication date: May 29, 2014
    Applicant: BROADCOM CORPORATION
    Inventors: Ali Nazemi, Mahmoud Reza Ahmadi, Tamer Ali, Bo Zhang, Mohammed Abdul-Latif, Namik Kocaman, Afshin Momtaz