Patents by Inventor Paul A. Grudowski

Paul A. Grudowski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070249113
    Abstract: A method is provided for making a semiconductor device. In accordance with the method, a substrate (203) is provided which has first (205) and second (207) gate structures thereon. A first stressor layer (215) is formed over the substrate, and a sacrificial layer (216) is formed over the first stressor layer. A second stressor layer (219) is formed over the sacrificial layer.
    Type: Application
    Filed: April 21, 2006
    Publication date: October 25, 2007
    Inventors: Paul Grudowski, Darren Goedekc, John Hackenberg
  • Publication number: 20070218661
    Abstract: A semiconductor process and apparatus uses a predetermined sequence of patterning and etching steps to etch an intrinsic polysilicon layer (26) formed over a substrate (11), thereby forming etched gates (62, 64) having vertical sidewall profiles (61, 63). While a blanket nitrogen implant (46) of the intrinsic polysilicon layer (26) may occur prior to gate etch, more idealized vertical gate sidewall profiles (61, 63) are obtained by fully doping the gates (80, 100) during the source/drain implantation steps (71, 77, 91, 97) and after the gate etch.
    Type: Application
    Filed: March 15, 2006
    Publication date: September 20, 2007
    Inventors: Mehul Shroff, Paul Grudowski, Mark Hall, Tab Stephens
  • Publication number: 20070202651
    Abstract: A semiconductor fabrication process includes forming isolation structures on either side of a transistor region, forming a gate structure overlying the transistor region, removing source/drain regions to form source/drain recesses, removing portions of the isolation structures to form recessed isolation structures, and filling the source/drain recesses with a source/drain stressor such as an epitaxially formed semiconductor. A lower surface of the source/drain recess is preferably deeper than an upper surface of the recessed isolation structure by approximately 10 to 30 nm. Filling the source/drain recesses may precede or follow forming the recessed isolation structures. An ILD stressor is then deposited over the transistor region such that the ILD stressor is adjacent to sidewalls of the source/drain structure thereby coupling the ILD stressor to the source/drain stressor.
    Type: Application
    Filed: February 24, 2006
    Publication date: August 30, 2007
    Inventors: Da Zhang, Vance Adams, Bich-Yen Nguyen, Paul Grudowski
  • Publication number: 20070196988
    Abstract: A semiconductor process and apparatus uses a predetermined sequence of patterning and etching steps to etch a gate stack (32) formed over a substrate (11), thereby forming an etched gate (92, 94) having a vertical sidewall profile by implanting the gate stack (32) with a nitrogen (42) and a dopant (52) and then heating the polysilicon gate stack (32) at a selected temperature using rapid thermal annealing (62) to anneal the nitrogen and dopant so that subsequent etching of the polysilicon gate stack (32) creates an etched gate (92, 94) having more idealized vertical gate sidewall profiles.
    Type: Application
    Filed: February 23, 2006
    Publication date: August 23, 2007
    Inventors: Mehul Shroff, Mark Hall, Paul Grudowski, Tab Stephens, Phillip Stout, Olubunmi Adetutu
  • Publication number: 20070197011
    Abstract: A method is provided for making a silicided gate (209). In accordance with the method, a semiconductor substrate (202) is provided which has a gate (209) disposed thereon and which has a spacer (219) disposed adjacent to the gate. The spacer is subjected to a recess etch which exposes a lateral portion of the gate. An implant region (215) is then created adjacent to the spacer, and a layer of silicide (225) is formed which extends over the exposed lateral portion of the gate.
    Type: Application
    Filed: February 22, 2006
    Publication date: August 23, 2007
    Inventors: Anadi Srivastava, Paul Grudowski, Dharmesh Jawarani, Rode Mora
  • Publication number: 20070132031
    Abstract: N channel and P channel transistors are enhanced by applying stressor layers of tensile and compressive, respectively, over them. A previously unknown problem was discovered concerning the two stressor layers, which both may conveniently be nitride but made somewhat differently. The two stressors have different etch rates which results in deleterious effects when etching a contact hole at the interface between the two stressors. A contact to a gate is often preferably half way between N and P channel transistors which is also the seemingly best location for the border between the two stressor layers. The contact etch at the border can result in pitting of the underlying gate structure or in residual nitride in the contact hole. Therefore, it has been found beneficial to ensure that each contact is at least some predetermined distance from the stressor of the opposite type from the one the contact is passing through.
    Type: Application
    Filed: December 14, 2005
    Publication date: June 14, 2007
    Inventors: Mehul Shroff, Paul Grudowski
  • Publication number: 20070102755
    Abstract: An electronic device can include a transistor structure of a first conductivity type, a field isolation region, and a layer of a first stress type overlying the field isolation region. For example, the transistor structure may be a p-channel transistor structure and the first stress type may be tensile, or the transistor structure may be an n-channel transistor structure and the first stress type may be compressive. The transistor structure can include a channel region that lies within an active region. An edge of the active region includes the interface between the channel region and the field isolation region. From a top view, the layer can include an edge the lies near the edge of the active region. The positional relationship between the edges can affect carrier mobility within the channel region of the transistor structure.
    Type: Application
    Filed: November 8, 2005
    Publication date: May 10, 2007
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Vance Adams, Paul Grudowski, Venkat Kolagunta, Brian Winstead
  • Patent number: 7214590
    Abstract: A method of forming an electronic device includes etching a portion of a first gate dielectric layer to reduce a thickness of the gate dielectric layer within that portion. In one embodiment, portions not being etched may be covered by mask. In another embodiment, different portions may be etched during different times to give different thicknesses for the first gate dielectric layer. In a particular embodiment, a second gate dielectric layer may be formed over the first gate dielectric layer after etching the portion. The second gate dielectric layer can have a dielectric constant greater than the dielectric constant of the first gate dielectric layer. Subsequent gate electrode and source/drain region formation can be performed to form a transistor structure.
    Type: Grant
    Filed: April 5, 2005
    Date of Patent: May 8, 2007
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Sangwoo Lim, Paul A. Grudowski, Mohamad M. Jahanbani, Hsing H. Tseng, Choh-Fei Yeap
  • Publication number: 20070090455
    Abstract: An electronic device can include a first transistor structure including a first gate electrode surrounded by a first sidewall spacer having a first stress and a second transistor structure including a second gate electrode surrounding a second sidewall spacer having second stress. The first sidewall spacer is an only sidewall spacer surrounding the first gate electrode or a closer sidewall spacer as compared to any other sidewall spacer that surrounds the first gate electrode and the second sidewall spacer is an only sidewall spacer surrounding the second gate electrode or a closer sidewall spacer as compared to any other sidewall spacer that surrounds the second gate electrode, wherein the first stress has a lower value as compared to the second stress. More than one process can be used to form the electronic device.
    Type: Application
    Filed: October 26, 2005
    Publication date: April 26, 2007
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Sangwoo Lim, Stanley Filipiak, Paul Grudowski, Venkat Kolagunta
  • Publication number: 20070049006
    Abstract: A semiconductor manufacturing process for integrating a low-k dielectric layer in a fabrication process includes depositing a low-k dielectric layer (12) over a semiconductor structure (10) and planarizing the dielectric layer (12) with a CMP process to form a planarized low-k dielectric layer (20). By depositing a protective cap layer (30) to a substantially uniform thickness over the planarized dielectric layer (20) before etching a contact hole (40), the planarized dielectric layer (20) is protected from damage from the contact hole formation processes (e.g., contact photolithography, etch and/or ash). The contact hole (40) is then filled with a metal (50), and any excess metal is removed with a CMP process to form the contact plugs (60), where the CMP process is also used to thin the protective cap layer (62, 64) or remove it entirely.
    Type: Application
    Filed: August 31, 2005
    Publication date: March 1, 2007
    Inventors: Gregory Spencer, Paul Grudowski
  • Publication number: 20060281240
    Abstract: A method for forming a semiconductor device comprises providing a semiconductor substrate; forming a first stressor layer over a surface of the semiconductor substrate; selectively removing portions of the first stressor layer; forming a second stressor layer over the surface of the semiconductor substrate and the first stressor layer; and selectively removing portions of the second stressor layer using an isotropic etch. In one embodiment, the isotropic etch is a wet etch that selectively removes the second stressor layer without removing a significant amount of the first stressor layer and also planarizing a boundary between the first stressor layer and the second stressor layer.
    Type: Application
    Filed: June 9, 2005
    Publication date: December 14, 2006
    Inventors: Paul Grudowski, Stanley Filipiak, Yongjoo Jeon, Chad Weintraub
  • Patent number: 7132704
    Abstract: A semiconductor fabrication process and the resulting integrated circuit include forming a gate electrode (116) over a gate dielectric (104) over a semiconductor substrate (102). A spacer film (124) exhibiting a tensile stress characteristic is deposited over the gate electrode (116). The stress characteristics of at least a portion of the spacer film is then modulated (132, 192) and the spacer film (124) is etched to form sidewall spacers (160, 162) on the gate electrode sidewalls. The spacer film (124) is an LPCVD silicon nitride in one embodiment. Modulating (132) the spacer film (124) includes implanting Xenon or Germanium into the spacers (160) at an implant energy sufficient to break at least some of the silicon nitride bonds. The modulation implant (132) may be performed selectively or non-selectively either before or after etching the spacer film (124).
    Type: Grant
    Filed: January 13, 2005
    Date of Patent: November 7, 2006
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Paul A. Grudowski
  • Publication number: 20060223266
    Abstract: A method of forming an electronic device includes etching a portion of a first gate dielectric layer to reduce a thickness of the gate dielectric layer within that portion. In one embodiment, portions not being etched may be covered by mask. In another embodiment, different portions may be etched during different times to give different thicknesses for the first gate dielectric layer. In a particular embodiment, a second gate dielectric layer may be formed over the first gate dielectric layer after etching the portion. The second gate dielectric layer can have a dielectric constant greater than the dielectric constant of the first gate dielectric layer. Subsequent gate electrode and source/drain region formation can be performed to form a transistor structure.
    Type: Application
    Filed: April 5, 2005
    Publication date: October 5, 2006
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Sangwoo Lim, Paul Grudowski, Mohamad Jahanbani, Hsing Tseng, Choh-Fei Yeap
  • Publication number: 20060194423
    Abstract: A gate dielectric is treated with a nitridation step and an anneal. After this, an additional nitridation step and anneal is performed. The second nitridation and anneal results in an improvement in the relationship between gate leakage current density and current drive of the transistors that are ultimately formed.
    Type: Application
    Filed: February 25, 2005
    Publication date: August 31, 2006
    Inventors: Sangwoo Lim, Paul Grudowski, Tien Luo, Olubunmi Adetutu, Hsing Tseng
  • Publication number: 20060084220
    Abstract: A semiconductor fabrication process includes forming a first plasma nitrided oxide (PNO) gate dielectric overlying a first region of a semiconductor substrate. A second PNO gate dielectric is formed overlying a second region of the substrate. The nitrogen concentration of the second PNO differs from the nitrogen concentration of the first PNO. A PMOS transistor is formed overlying the first substrate region and an NMOS transistor overlying the second substrate region. Prior to forming the first PNO gate dielectric, a mobility enhancing channel region may be formed overlying the first substrate region. Forming the mobility enhancing channel region may include forming a compressively stressed silicon germanium film overlying the first substrate region.
    Type: Application
    Filed: October 15, 2004
    Publication date: April 20, 2006
    Inventors: Sangwoo Lim, Paul Grudowski, Dejan Jovanovic, Choh-Fei Yeap
  • Publication number: 20050156237
    Abstract: A semiconductor fabrication process and the resulting integrated circuit include forming a gate electrode (116) over a gate dielectric (104) over a semiconductor substrate (102). A spacer film (124) exhibiting a tensile stress characteristic is deposited over the gate electrode (116). The stress characteristics of at least a portion of the spacer film is then modulated (132, 192) and the spacer film (124) is etched to form sidewall spacers (160, 162) on the gate electrode sidewalls. The spacer film (124) is an LPCVD silicon nitride in one embodiment. Modulating (132) the spacer film (124) includes implanting Xenon or Germanium into the spacers (160) at an implant energy sufficient to break at least some of the silicon nitride bonds. The modulation implant (132) may be performed selectively or non-selectively either before or after etching the spacer film (124).
    Type: Application
    Filed: January 13, 2005
    Publication date: July 21, 2005
    Inventor: Paul Grudowski
  • Publication number: 20050156229
    Abstract: A semiconductor device has recesses formed in the substrate during removal of the anti-reflective coating (ARC) because these recess locations are exposed during the etching of the ARC. Although the etchant is chosen to be selective between the ARC material and the substrate material, this selectivity is limited so that recesses do occur. A problem associated with the formation of these recesses is that the source/drains have further to diffuse to become overlapped with the gate. The result is that the transistors may have reduced current drive. The problem is avoided by waiting to perform the ARC removal until at least after formation of a sidewall spacer around the gate. The consequent recess formation thus occurs further from the gate, which results in reducing or eliminating the impediment this recess can cause to the source/drain diffusion that desirably extends to overlap with the gate.
    Type: Application
    Filed: December 16, 2004
    Publication date: July 21, 2005
    Inventors: Geoffrey Yeap, Srinivas Jallepalli, Yongjoo Jeon, James Burnett, Rana Singh, Paul Grudowski
  • Patent number: 6902971
    Abstract: A semiconductor fabrication process and the resulting integrated circuit include forming a gate electrode (116) over a gate dielectric (104) over a semiconductor substrate (102). A spacer film (124) exhibiting a tensile stress characteristic is deposited over the gate electrode (116). The stress characteristics of at least a portion of the spacer film is then modulated (132, 192) and the spacer film (124) is etched to form sidewall spacers (160, 162) on the gate electrode sidewalls. The spacer film (124) is an LPCVD silicon nitride in one embodiment. Modulating (132) the spacer film (124) includes implanting Xenon or Germanium into the spacers (160) at an implant energy sufficient to break at least some of the silicon nitride bonds. The modulation implant (132) may be performed selectively or non-selectively either before or after etching the spacer film (124).
    Type: Grant
    Filed: July 21, 2003
    Date of Patent: June 7, 2005
    Assignee: Freescale Semiconductor, Inc.
    Inventor: Paul A. Grudowski
  • Patent number: 6864135
    Abstract: A semiconductor fabrication process is disclosed wherein a first gate (108, 114) is formed over a first portion of a semiconductor substrate (102) and a second gate (114, 108) is formed over a second portion of the substrate (102). A spacer film (118) is deposited over substrate (102) and first and second gates (108, 114). First spacers (126) are then formed on sidewalls of the second gate (114) and second spacers (136) are formed on sidewalls of first gate (108). The first and second spacers (126, 136) have different widths. The process may further include forming first source/drain regions (128) in the substrate laterally disposed on either side of the first spacers (126) and second source/drain regions (138) are formed on either side of second spacers (136). The different spacer widths may be achieved using masked first and second spacer etch processes (125, 135) having different degrees of isotropy.
    Type: Grant
    Filed: October 31, 2002
    Date of Patent: March 8, 2005
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Paul A. Grudowski, Jian Chen, Choh-Fei Yeap
  • Publication number: 20050020022
    Abstract: A semiconductor fabrication process and the resulting integrated circuit include forming a gate electrode (116) over a gate dielectric (104) over a semiconductor substrate (102). A spacer film (124) exhibiting a tensile stress characteristic is deposited over the gate electrode (116). The stress characteristics of at least a portion of the spacer film is then modulated (132, 192) and the spacer film (124) is etched to form sidewall spacers (160, 162) on the gate electrode sidewalls. The spacer film (124) is an LPCVD silicon nitride in one embodiment. Modulating (132) the spacer film (124) includes implanting Xenon or Germanium into the spacers (160) at an implant energy sufficient to break at least some of the silicon nitride bonds. The modulation implant (132) may be performed selectively or non-selectively either before or after etching the spacer film (124).
    Type: Application
    Filed: July 21, 2003
    Publication date: January 27, 2005
    Inventor: Paul Grudowski