Patents by Inventor Paul Coteus

Paul Coteus has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080032520
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: February 7, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080026605
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 31, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080026607
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 31, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080023845
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 31, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080026606
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 31, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020603
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020600
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020597
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020596
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020601
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080020599
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: October 1, 2007
    Publication date: January 24, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20080001275
    Abstract: A Planar Memory Module (PAMM) device comprising a generally planar card comprising a first side and a second side, the first side having a plurality of couplings and the second side having a plurality of connectors, a plurality of memory devices coupled to the card via a first portion of the plurality of couplings, and at least one hub chip coupled to the card via a second portion of the plurality of couplings. Each of the plurality of couplings is connected to an associated one of the plurality of connectors.
    Type: Application
    Filed: September 14, 2007
    Publication date: January 3, 2008
    Inventors: Paul Coteus, Kevin Gower, Shawn Hall, Gareth Hougham, Dale Pearson
  • Publication number: 20070298626
    Abstract: Techniques for forming enhanced electrical connections are provided. In one aspect, an electrical connecting device comprises an electrically insulating carrier having one or more contact structures traversing a plane thereof. Each contact structure comprises an elastomeric material having an electrically conductive layer running along at least one surface thereof continuously through the plane of the carrier.
    Type: Application
    Filed: September 30, 2005
    Publication date: December 27, 2007
    Inventors: Gareth Hougham, Ali Afzali, Steven Cordes, Paul Coteus, Matthew Farinelli, Sherif Goma, Alphonso Lanzetta, Daniel Morris, Joanna Rosner, Nisha Yohannan
  • Publication number: 20070298624
    Abstract: A land grid array (LGA) interposer structure, including an electrically insulating carrier plane, and at least one interposer mounted on a first surface of said carrier plane. The interposer possesses a hemi-toroidal configuration in transverse cross-section and is constituted of a dielectric elastomeric material. A plurality of electrically-conductive elements are arranged about the surface of the at least one hemi-toroidal interposer and extend radically inwardly and downwardly from an uppermost end thereof into electrical contact with at least one component located on an opposite side of the electrically insulating carrier plane. Provided is also a method of producing the land grid array interposer structure.
    Type: Application
    Filed: March 1, 2006
    Publication date: December 27, 2007
    Applicant: International Business Machines Corporation
    Inventors: Gareth Hougham, Brian Beaman, Evan Colgan, Paul Coteus, Stefano Oggioni, Enrique Vargas
  • Publication number: 20070286199
    Abstract: A method and system for providing identification tags in a memory system having indeterminate data response times. An exemplary embodiment includes a memory controller in a memory system. The memory controller includes a mechanism for receiving data packets via an upstream channel, the data packets including upstream identification tags. The memory controller also includes a mechanism having instructions for facilitating determining if a received data packet is in response to a request from the memory controller. Input to the determining includes an upstream identification tag included in the received data packet. If the received data packet is determined to be in response to a request from the memory controller, then the received data packet is matched to the request, thereby allowing the memory controller to operate with indeterminate data response times.
    Type: Application
    Filed: August 22, 2007
    Publication date: December 13, 2007
    Applicant: International Business Machines Corporation
    Inventors: Paul Coteus, Kevin Gower, Warren Maule, Robert Tremaine
  • Publication number: 20070286078
    Abstract: A method and system for providing frame start indication in a memory system having indeterminate read data latency. The method includes receiving a data transfer and determining if the data transfer includes a frame start indicator. The method also includes capturing the data transfer and ā€œnā€ subsequent data transfers in response to determining that the data transfer includes a frame start indicator. The data transfer and the ā€œnā€ subsequent data transfers comprise a data frame.
    Type: Application
    Filed: August 22, 2007
    Publication date: December 13, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Paul Coteus, Kevin Gower, Warren Maule, Robert Tremaine
  • Publication number: 20070283298
    Abstract: A design structure comprising an integrated circuit architecture, circuit structure, and/or instructions for fabrication thereof. The circuit structure includes at least one logic device layer and at least two additional separate memory array layers. Each of the logic device layer and the at least two memory array layers is independently optimized for a particular type of logic device or memory device disposed therein. Preferably also disposed within the logic device layer are array sense amplifiers, memory array output drivers and like higher performance circuitry otherwise generally disposed within memory array layer substrates. All layers may be independently powered to provide additional performance enhancement.
    Type: Application
    Filed: June 26, 2007
    Publication date: December 6, 2007
    Inventors: Kerry Bernstein, Paul Coteus, Philip Emma
  • Patent number: 7282790
    Abstract: A Planar Memory Module (PAMM) device comprising a generally planar card comprising a first side and a second side, the first side having a plurality of couplings and the second side having a plurality of connectors, a plurality of memory devices coupled to the card via a first portion of the plurality of couplings, and at least one hub chip coupled to the card via a second portion of the plurality of couplings. Each of the plurality of couplings is connected to an associated one of the plurality of connectors.
    Type: Grant
    Filed: June 6, 2005
    Date of Patent: October 16, 2007
    Assignee: International Business Machines Corporation
    Inventors: Paul Coteus, Kevin C. Gower, Shawn Anthony Hall, Dale J. Pearson, Gareth Geoffrey Hougham
  • Publication number: 20070232090
    Abstract: LGA (land grid array) interposers having variable pitch connectors and distribution wiring to support space transforming I/O interconnections between first level chip modules and second level packaging. Apparatus and methods for constructing high-performance electronic modules (such as processor modules for computer systems) using LGA interposers that provide space transform I/O interconnections between fine pitch I/O contacts on a chip module and coarse pitch contacts on a circuit board.
    Type: Application
    Filed: March 31, 2006
    Publication date: October 4, 2007
    Inventors: Evan Colgan, Paul Coteus, Hubert Harrer, Gareth Hougham, John Magerlein, John Torok
  • Publication number: 20070228383
    Abstract: An integrated circuit design, structure and method for fabrication thereof includes at least one logic device layer and at least two additional separate memory array layers. Each of the logic device layer and the at least two memory array layers is independently optimized for a particular type of logic device or memory device disposed therein. Preferably also disposed within the logic device layer are array sense amplifiers, memory array output drivers and like higher performance circuitry otherwise generally disposed within memory array layer substrates. All layers may be independently powered to provide additional performance enhancement.
    Type: Application
    Filed: March 31, 2006
    Publication date: October 4, 2007
    Inventors: Kerry Bernstein, Paul Coteus, Philip Emma