Patents by Inventor Pezhman Monadgemi

Pezhman Monadgemi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140315384
    Abstract: Methods of processing a device substrate are disclosed herein. In one embodiment, a method of processing a device substrate can include bonding a first surface of a device substrate to a carrier with a polymeric material. The device substrate may have a plurality of first openings extending from the first surface towards a second surface of the device substrate opposite from the first surface. Then, material can be removed at the second surface of the device substrate, wherein at least some of the first openings communicate with the second surface at least one of before or after performing the removal of the material. Then, at least a portion of the polymeric material disposed between the first surface and the carrier substrate can be exposed to a substance through at least some first openings to debond the device substrate from the carrier substrate.
    Type: Application
    Filed: July 3, 2014
    Publication date: October 23, 2014
    Applicant: INVENSAS CORPORATION
    Inventor: Pezhman Monadgemi
  • Patent number: 8860216
    Abstract: A method and system for providing a laser diode submount for use in an energy assisted magnetic recording disk drive are described. A portion of a silicon substrate is removed, forming trenches therein. Each trench has sidewalls, surrounds a silicon island corresponding to a laser diode submount, and corresponds to a thickness of the laser diode submount. The silicon island has a top surface and a facets corresponding to the trench sidewalls. Insulator(s) for the top surface and facets of the silicon island are provided. Metallization is provided on the top surface and facets of the silicon island. A first portion of the metallization on the top surface corresponds to under bump metal (UBM) for solder pad(s). A second portion of the metallization corresponds to electrical traces. Solder pad(s) are provided on the UBM. The silicon island is released from the silicon substrate.
    Type: Grant
    Filed: July 29, 2013
    Date of Patent: October 14, 2014
    Assignee: Western Digital (Fremont), LLC
    Inventors: Lei Wang, Zongrong Liu, Pezhman Monadgemi
  • Patent number: 8846447
    Abstract: A method of attaching a microelectronic element to a substrate can include aligning the substrate with a microelectronic element, the microelectronic element having a plurality of spaced-apart electrically conductive bumps each including a bond metal, and reflowing the bumps. The bumps can be exposed at a front surface of the microelectronic element. The substrate can have a plurality of spaced-apart recesses extending from a first surface thereof. The recesses can each have at least a portion of one or more inner surfaces that are non-wettable by the bond metal of which the bumps are formed. The reflowing of the bumps can be performed so that at least some of the bond metal of each bump liquefies and flows at least partially into one of the recesses and solidifies therein such that the reflowed bond material in at least some of the recesses mechanically engages the substrate.
    Type: Grant
    Filed: August 23, 2012
    Date of Patent: September 30, 2014
    Assignee: Invensas Corporation
    Inventors: Charles G. Woychik, Se Young Yang, Pezhman Monadgemi, Terrence Caskey, Cyprian Emeka Uzoh
  • Publication number: 20140240938
    Abstract: An interposer can have conductive elements at a first side and terminals at a second side opposite therefrom, for connecting with a microelectronic element and a second component, respectively. The component can include a first element having a thermal expansion coefficient less than 10 ppm/° C., and an insulating second element, with a plurality of openings extending from the second side through the second element towards the first element. Conductive structure extending through the openings in the second element and through the first element electrically connects the terminals with the conductive elements.
    Type: Application
    Filed: February 25, 2013
    Publication date: August 28, 2014
    Applicant: INVENSAS CORPORATION
    Inventors: Michael Newman, Cyprian Emeka Uzoh, Charles G. Woychik, Pezhman Monadgemi, Terrence Caskey
  • Patent number: 8790996
    Abstract: Methods of processing a device substrate are disclosed herein. In one embodiment, a method of processing a device substrate can include bonding a first surface of a device substrate to a carrier with a polymeric material. The device substrate may have a plurality of first openings extending from the first surface towards a second surface of the device substrate opposite from the first surface. Then, material can be removed at the second surface of the device substrate, wherein at least some of the first openings communicate with the second surface at least one of before or after performing the removal of the material. Then, at least a portion of the polymeric material disposed between the first surface and the carrier substrate can be exposed to a substance through at least some first openings to debond the device substrate from the carrier substrate.
    Type: Grant
    Filed: July 16, 2012
    Date of Patent: July 29, 2014
    Assignee: Invensas Corporation
    Inventor: Pezhman Monadgemi
  • Publication number: 20140179099
    Abstract: Methods of forming a microelectronic assembly and the resulting structures and devices are disclosed herein. In one embodiment, a method of forming a microelectronic assembly includes removing material exposed at portions of a surface of a substrate to form a processed substrate having a plurality of thinned portions separated by integral supporting portions of the processed substrate having a thickness greater than a thickness of the thinned portions, at least some of the thinned portions including a plurality of electrically conductive interconnects extending in a direction of the thicknesses of the thinned portions and exposed at the surface; and removing the supporting portions of the substrate to sever the substrate into a plurality of individual thinned portions, at least some individual thinned portions including the interconnects.
    Type: Application
    Filed: December 21, 2012
    Publication date: June 26, 2014
    Applicant: INVENSAS CORPORATION
    Inventors: Cyprian Emeka Uzoh, Pezhman Monadgemi, Michael Newman, Charles G. Woychik, Terrence Caskey
  • Publication number: 20140175654
    Abstract: Microelectronic elements and methods of their manufacture are disclosed. A microelectronic element may include a substrate including an opening extending through a semiconductor region of the substrate, a dielectric layer cover a wall of the opening within at least a first portion of the opening, a first metal disposed within the first portion of the opening, a second metal disposed within a second portion of the opening. The second metal may form at least part of a contact of the microelectronic element.
    Type: Application
    Filed: December 20, 2012
    Publication date: June 26, 2014
    Applicant: INVENSAS CORPORATION
    Inventors: Belgacem Haba, Fatima Lina Ayatollahi, Michael Newman, Pezhman Monadgemi
  • Patent number: 8757897
    Abstract: An optical interposer includes grooves (310) for optical fiber cables (104) coupled to a transducer (120). The grooves are formed by etching a cavity (410) in a substrate (130), filling the cavity with some layer (520), then etching the layer to form the grooves. The cavity has outwardly sloped sidewalls on which mirrors (144) are later formed. The groove etch is selective not to damage the sidewalls. The groove depth is uniform due to high etch selectivity of the layer, and also because of good control over the cavity etch due to the low aspect ratio of the cavity. Electrical circuitry for connection to the transducer is fabricated after the cavity filling but before the groove etch. The cavity filling leaves the wafer planar, facilitating fabrication of the electrical circuitry. Grooves can be provided on top and bottom of the interposer. Other features are also provided.
    Type: Grant
    Filed: January 31, 2012
    Date of Patent: June 24, 2014
    Assignee: Invensas Corporation
    Inventors: Valentin Kosenko, Edward Lee McBain, Cyprian Emeka Uzoh, Pezhman Monadgemi, Sergey Savastiouk
  • Publication number: 20140167267
    Abstract: A method for making an interconnect element includes depositing a thermally conductive layer on an in-process unit. The in-process unit includes a semiconductor material layer defining a surface and edges surrounding the surface, a plurality of conductive elements, each conductive element having a first portion extending through the semiconductor material layer and a second portion extending from the surface of the semiconductor material layer. Dielectric coatings extend over at least the second portion of each conductive element. The thermally conductive layer is deposited on the in-process unit at a thickness of at least 10 microns so as to overlie a portion of the surface of the semiconductor material layer between the second portions of the conductive elements with the dielectric coatings positioned between the conductive elements and the thermally conductive layer.
    Type: Application
    Filed: December 19, 2012
    Publication date: June 19, 2014
    Applicant: INVENSAS CORPORATION
    Inventors: Cyprian Emeka Uzoh, Pezhman Monadgemi, Terrence Caskey, Fatima Lina Ayatollahi, Belgacem Haba, Charles G. Woychik, Michael Newman
  • Publication number: 20140054763
    Abstract: A method of attaching a microelectronic element to a substrate can include aligning the substrate with a microelectronic element, the microelectronic element having a plurality of spaced-apart electrically conductive bumps each including a bond metal, and reflowing the bumps. The bumps can be exposed at a front surface of the microelectronic element. The substrate can have a plurality of spaced-apart recesses extending from a first surface thereof. The recesses can each have at least a portion of one or more inner surfaces that are non-wettable by the bond metal of which the bumps are formed. The reflowing of the bumps can be performed so that at least some of the bond metal of each bump liquefies and flows at least partially into one of the recesses and solidifies therein such that the reflowed bond material in at least some of the recesses mechanically engages the substrate.
    Type: Application
    Filed: August 23, 2012
    Publication date: February 27, 2014
    Applicant: Invensas Corporation
    Inventors: Charles G. Woychik, Se Young Yang, Pezhman Monadgemi, Terrence Caskey, Cyprian Emeka Uzoh
  • Publication number: 20140036454
    Abstract: A method for making an interposer includes forming a plurality of wire bonds bonded to one or more first surfaces of a first element. A dielectric encapsulation is formed contacting an edge surface of the wire bonds which separates adjacent wire bonds from one another. Further processing comprises removing at least portions of the first element, wherein the interposer has first and second opposite sides separated from one another by at least the encapsulation, and the interposer having first contacts and second contacts at the first and second opposite sides, respectively, for electrical connection with first and second components, respectively, the first contacts being electrically connected with the second contacts through the wire bonds.
    Type: Application
    Filed: March 12, 2013
    Publication date: February 6, 2014
    Applicant: INVENSAS CORPORATION
    Inventors: Terrence Caskey, Ilyas Mohammed, Cyprian Emeka Uzoh, Charles G. Woychik, Michael Newman, Pezhman Monadgemi, Reynaldo Co, Ellis Chau, Belgacem Haba
  • Publication number: 20140017878
    Abstract: Methods of processing a device substrate are disclosed herein. In one embodiment, a method of processing a device substrate can include bonding a first surface of a device substrate to a carrier with a polymeric material. The device substrate may have a plurality of first openings extending from the first surface towards a second surface of the device substrate opposite from the first surface. Then, material can be removed at the second surface of the device substrate, wherein at least some of the first openings communicate with the second surface at least one of before or after performing the removal of the material. Then, at least a portion of the polymeric material disposed between the first surface and the carrier substrate can be exposed to a substance through at least some first openings to debond the device substrate from the carrier substrate.
    Type: Application
    Filed: July 16, 2012
    Publication date: January 16, 2014
    Applicant: INVENSAS CORPORATION
    Inventor: Pezhman Monadgemi
  • Patent number: 8518748
    Abstract: A method and system for providing a laser diode submount for use in an energy assisted magnetic recording disk drive are described. A portion of a silicon substrate is removed, forming trenches therein. Each trench has sidewalls, surrounds a silicon island corresponding to a laser diode submount, and corresponds to a thickness of the laser diode submount. The silicon island has a top surface and a facets corresponding to the trench sidewalls. Insulator(s) for the top surface and facets of the silicon island are provided. Metallization is provided on the top surface and facets of the silicon island. A first portion of the metallization on the top surface corresponds to under bump metal (UBM) for solder pad(s). A second portion of the metallization corresponds to electrical traces. Solder pad(s) are provided on the UBM. The silicon island is released from the silicon substrate.
    Type: Grant
    Filed: June 29, 2011
    Date of Patent: August 27, 2013
    Assignee: Western Digital (Fremont), LLC
    Inventors: Lei Wang, Zongrong Liu, Pezhman Monadgemi
  • Patent number: 8518279
    Abstract: A method for providing a capping layer configured for an energy assisted magnetic recording (EAMR) head including at least one slider. The method comprises etching a substrate having a top surface using an etch to form a trench in the substrate, the trench having a first surface at a first angle from the top surface and a second surface having a second angle from the top surface. The method further comprises providing a protective coating exposing the second surface and covering the first surface, removing a portion of the substrate including the second surface to form a laser cavity within the substrate configured to fit a laser therein, and providing a reflective layer on the first surface to form a mirror, the cavity and mirror being configured for alignment of the laser to the laser cavity and to the mirror and for bonding the laser to the laser cavity.
    Type: Grant
    Filed: November 15, 2010
    Date of Patent: August 27, 2013
    Assignee: Western Digital (Fremont), LLC
    Inventors: Lei Wang, Pezhman Monadgemi
  • Publication number: 20130177274
    Abstract: An interposer includes grooves (310) for waveguides 104 (e.g. optical fiber cables) coupled to a transducer (120). The grooves are formed by etching a cavity (410) in a substrate (130), filling the cavity with some layer (520), then etching the layer to form the grooves. The grooves can be formed in a separate structure which is then inserted into a cavity in an interposer having electrical circuitry for the transducer. The cavity has outwardly or inwardly sloped sidewalls which can serve as minors (144) or on which the minors are later formed. The substrate can be monocrystalline silicon, in which the inwardly sloped (retrograde) sidewalls are formed by a combination of different etches at least one of which is selective to certain crystal planes. Other features, including non-optical embodiments, are also provided.
    Type: Application
    Filed: April 24, 2012
    Publication date: July 11, 2013
    Applicant: Invensas Corporation
    Inventors: Valentin Kosenko, Edward Lee McBain, Cyprian Emeka Uzoh, Pezhman Monadgemi, Sergey Savastiouk
  • Publication number: 20130177281
    Abstract: An optical interposer includes grooves (310) for optical fiber cables (104) coupled to a transducer (120). The grooves are formed by etching a cavity (410) in a substrate (130), filling the cavity with some layer (520), then etching the layer to form the grooves. The cavity has outwardly sloped sidewalls on which mirrors (144) are later formed. The groove etch is selective not to damage the sidewalls. The groove depth is uniform due to high etch selectivity of the layer, and also because of good control over the cavity etch due to the low aspect ratio of the cavity. Electrical circuitry for connection to the transducer is fabricated after the cavity filling but before the groove etch. The cavity filling leaves the wafer planar, facilitating fabrication of the electrical circuitry. Grooves can be provided on top and bottom of the interposer. Other features are also provided.
    Type: Application
    Filed: January 31, 2012
    Publication date: July 11, 2013
    Applicant: INVENSAS CORPORATION
    Inventors: Valentin Kosenko, Edward Lee McBain, Cyprian Emeka Uzoh, Pezhman Monadgemi, Sergey Savastiouk
  • Publication number: 20130023039
    Abstract: Apparatus, systems and methods for use in analyzing discrete reactions at ultra high multiplex with reduced optical noise, and increased system flexibility. Apparatus include substrates having integrated optical components that increase multiplex capability by one or more of increasing density of reaction regions, improving transmission of light to or collection of light from discrete reactions regions. Integrated optical components include reflective optical elements which re-direct illumination light and light emitted from the discrete regions to more efficiently collect emitted light. Particularly preferred applications include single molecule reaction analysis, such as polymerase mediated template dependent nucleic acid synthesis and sequence determination.
    Type: Application
    Filed: July 18, 2012
    Publication date: January 24, 2013
    Applicant: Pacific Biosciences of California, Inc.
    Inventors: Denis Zaccarin, Paul Lundquist, Peiqian Zhao, Cheng Frank Zhong, Stephen Turner, Yanqiao Huang, Pezhman Monadgemi, Ravi Saxena, Annette Grot, Aaron Rulison
  • Patent number: 8335029
    Abstract: Methods, arrays, and systems for the optical analysis of multiple chemical, biological, or biochemical reactions are provided. The invention includes methods for producing arrays of micromirrors on transparent substrates, each micromirror comprising a nanostructure or optical confinement on its top. The arrays are produced by a process in which lateral dimensions of both the nanostructures and micromirrors are defined in a single step, allowing for control of the relative placement of the features on the substrate, minimizing the process-related defects, allowing for improved optical performance and consistency. In some aspects, the invention provides methods of selectively etching large features on a substrate while not concurrently etching small features. In some aspects, the invention provides methods of etching large features on a substrate using hard mask materials.
    Type: Grant
    Filed: March 10, 2011
    Date of Patent: December 18, 2012
    Assignee: Pacific Biosciences of California, Inc.
    Inventor: Pezhman Monadgemi
  • Patent number: 8313970
    Abstract: Low temperature, multi-layered, planar microshells for encapsulation of devices such as MEMS and microelectronics. The microshells include a planar perforated pre-sealing layer, below which a non-planar sacrificial layer is accessed, and a sealing layer to close the perforation in the pre-sealing layer after the sacrificial material is removed. In an embodiment, the pre-sealing layer has perforations formed with a damascene process to be self-aligned to the chamber below the microshell. The sealing layer may include a nonhermetic layer to physically occlude the perforation and a hermetic layer over the nonhermetic occluding layer to seal the perforation. In a particular embodiment, the hermetic layer is a metal which is electrically coupled to a conductive layer adjacent to the microshell to electrically ground the microshell.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: November 20, 2012
    Assignee: Silicon Laboratories Inc.
    Inventors: Emmanuel P. Quevy, Pezhman Monadgemi, Roger T. Howe
  • Patent number: 8288835
    Abstract: Microshells including a perforated pre-sealing layer and an integrated getter layer are provided. The integrated getter layer may be disposed between other layers of a perforated pre-sealing layer. The perforated pre-sealing layer may include at least one perforation, and a sealing layer may be provided on the pre-sealing layer to close the perforation.
    Type: Grant
    Filed: January 31, 2011
    Date of Patent: October 16, 2012
    Assignee: Silicon Laboratories Inc.
    Inventors: Emmanuel P. Quevy, Pezhman Monadgemi, Roger T. Howe