Patents by Inventor Rho Gyu KWAK
Rho Gyu KWAK has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250071989Abstract: The present technology relates to a semiconductor memory device and a method of manufacturing the same. The semiconductor memory device includes a first stack structure, a plurality of first slits passing through the first stack structure in a vertical direction and extending in a first horizontal direction orthogonal to the vertical direction, a first source line layer contacting an a top portion of the first stack structure, a second source line layer directly contacting the first source line layer, a second stack structure contacting the second source line layer and overlapping with the first stack structure in the vertical direction, and a plurality of second slits passing through the second stack structure in the vertical direction and extending in a second horizontal direction orthogonal to the vertical direction.Type: ApplicationFiled: December 11, 2023Publication date: February 27, 2025Inventors: Seok Min CHOI, Jung Shik JANG, Rho Gyu KWAK, In Su PARK, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20250072011Abstract: A memory device includes a first peripheral circuit having first page buffers is functionally divided into a cell region and a connection region. A first memory cell array positioned on the first peripheral circuit includes first bit lines that are electrically connected to the first page buffers. A second memory cell array positioned on the first memory cell array includes second bit lines, which are electrically connected to the first bit lines, respectively. The first peripheral circuit is able to make use of both memory arrays using connections between the two memory arrays.Type: ApplicationFiled: February 22, 2024Publication date: February 27, 2025Applicant: SK hynix Inc.Inventors: Jung Shik JANG, Seok Min CHOI, Rho Gyu KWAK, Won Geun CHOI, In Su PARK
-
Publication number: 20250048626Abstract: A memory device may include a stack structure including a plurality of conductive layers and a plurality of interlayer insulating layers, which are alternately stacked along a first direction, an opening extending in the first direction from at least one conductive layer, among the plurality of conductive layers, in the stack structure, and a contact plug in the opening. The opening may include a protrusion portion protruding in a second direction intersecting the first direction.Type: ApplicationFiled: January 15, 2024Publication date: February 6, 2025Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Jung Shik JANG, Rho Gyu KWAK, Seok Min CHOI
-
Publication number: 20250017010Abstract: A memory device may include: a stack structure including a plurality of conductive layers and a plurality of interlayer insulating layers, which are alternately stacked along a first direction, the stack structure including a cell region and a contact region, the contact region extending from the cell region and having a stepped structure; a plurality of contact plugs respectively in contact with the plurality of conductive layers in the contact region, the plurality of contact plugs extending in the first direction; and a plurality of lower pillars respectively in contact with the contact plugs, the plurality of lower pillars being located on the bottom of the contact plugs in the stack structure. Each of the plurality of lower pillars may include a liner layer in contact with the stack structure, and a pillar structure surrounded by the liner layer.Type: ApplicationFiled: December 11, 2023Publication date: January 9, 2025Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Rho Gyu KWAK, Jung Shik JANG
-
Publication number: 20250008733Abstract: A semiconductor device, and a method of manufacturing the same, includes a gate stack including a plurality of conductive lines extending in a first horizontal direction, a first slit and a second slit passing through the gate stack in a vertical direction and extending in the first horizontal direction, and a plurality of cell plugs extending in the vertical direction orthogonal to the first horizontal direction in the gate stack between the first slit and the second slit. Each of the first slit and the second slit includes a first portion extending in a diagonal direction between the first horizontal direction and a second horizontal direction orthogonal to the first horizontal direction, and a second portion extending in the first horizontal direction.Type: ApplicationFiled: November 29, 2023Publication date: January 2, 2025Applicant: SK hynix Inc.Inventors: Seok Min CHOI, Jung Shik JANG, Rho Gyu KWAK, Jeong Hwan KIM, In Su PARK, Won Geun CHOI
-
Publication number: 20240414918Abstract: A semiconductor device may include: a gate structure including insulating layers and conductive layers alternately stacked; first supports located in the gate structure, each first support including a second channel layer; second supports located in the gate structure, each second support including a barrier layer; and contact structures extending between the second supports through the gate structure, wherein each contact structure is connected to a corresponding conductive layer.Type: ApplicationFiled: September 8, 2023Publication date: December 12, 2024Inventors: Won Geun CHOI, Jung Shik JANG, Rho Gyu KWAK, Seok Min CHOI
-
Publication number: 20240395732Abstract: In a method of manufacturing a semiconductor device, an additional, induced-stress-limiting structure may be provided on a surface, which opposes stress that can be induced in a semiconductor device during its manufacturing processes. Such a stress compensation layer may be formed on a surface to compensate a stress applied to the rest of structure.Type: ApplicationFiled: September 29, 2023Publication date: November 28, 2024Applicant: SK hynix Inc.Inventors: Seok Min CHOI, Jung Shik JANG, Rho Gyu KWAK, In Su PARK, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20240395324Abstract: A memory device includes: a memory cell array including a plurality of cell plugs; a first slit isolating the memory cell array into a plurality of memory regions, the first slit extending in a first direction; and second slits penetrating the plurality of memory regions, the second slits being arranged to be spaced apart from each other in a second direction intersecting the first direction. Gate lines included in each of the plurality of memory regions may be isolated from each other by the first slit. Each gate line located in the same layer among the gate lines included in each of the plurality of memory regions may extend through a first connection region between the second slits for each corresponding memory region.Type: ApplicationFiled: November 7, 2023Publication date: November 28, 2024Applicant: SK hynix Inc.Inventors: Seok Min CHOI, Jung Shik JANG, Rho Gyu KWAK, Jeong Hwan KIM, In Su PARK, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20240397713Abstract: A semiconductor device may include a gate structure, a source structure that is disposed on the gate structure, channel structures that extend into the source structure through the gate structure and include a channel layer and a memory layer surrounding the channel layer, the memory layer including a cut area that exposes the channel layer, and a slit structure that extends into the source structure through the gate structure between the channel structures, an upper surface of the slit structure being disposed at a lower level than the cut area.Type: ApplicationFiled: September 11, 2023Publication date: November 28, 2024Inventors: Rho Gyu KWAK, Jung Shik JANG, In Su PARK, Na Yeong YANG, Seok Min CHOI, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20240371752Abstract: A semiconductor device may include: a first gate structure including a plurality of first conductive layers that are alternately stacked with a plurality of first insulating layers; a second gate structure including a plurality of second conductive layers that are alternately stacked with a plurality of second insulating layers; a third gate structure including third conductive layers that are alternately stacked with a plurality of third insulating layers; and a first contact plug extending into the first gate structure through the third gate structure and the second gate structure, the first contact plug connected to a first of the plurality of first conductive layers, and the first contact plug including a first inflection portion located at an interface between the second gate structure and the third gate structure.Type: ApplicationFiled: April 8, 2024Publication date: November 7, 2024Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Jung Shik JANG, Rho Gyu KWAK, Seok Min CHOI, Jeong Hwan KIM, Na Yeong YANG, In Su PARK, Jung Dal CHOI
-
Publication number: 20240349503Abstract: There are provided a memory device and a manufacturing method of a memory device. The memory device includes a plurality of conductive layers, support structures penetrating the plurality of conductive layers, a contact hole exposing any one of the plurality of conductive layers and any one of the plurality of support structures, and a contact disposed in the contact hole.Type: ApplicationFiled: September 25, 2023Publication date: October 17, 2024Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Rho Gyu KWAK, Jung Shik JANG, Seok Min CHOI
-
Publication number: 20240324203Abstract: There are provided a memory device and a manufacturing method thereof. The memory device includes: a first stack structure including a plurality of first interlayer insulating layers and a plurality of conductive layers for first word lines, which are alternately stacked; and a second stack structure including a plurality of second interlayer insulating layers and a plurality of conductive layers for second word lines, which are alternately stacked; a first etch stop layer disposed between the first stack structure and the second stack structure; and a plurality of first word line contacts extending to the inside of the first stack structure through the second stack structure and the first etch stop layer.Type: ApplicationFiled: August 31, 2023Publication date: September 26, 2024Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Rho Gyu KWAK, Jung Shik JANG, Seok Min CHOI, In Su PARK
-
Publication number: 20240306385Abstract: A semiconductor device may include: a gate structure including conductive layers and insulating layers that are alternately stacked. Tapered supports formed in the gate structure layers have a first width at a first level of the layers and a second width smaller than the first width at a second level of the layers. A tapered contact structure is located between the tapered supports in the gate structure having a third width at the first level and a fourth width larger than the third width at the second level. The gate structure taper and the contact structure taper are “mirror images” of each other.Type: ApplicationFiled: July 3, 2023Publication date: September 12, 2024Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Seok Min CHOI, Rho Gyu KWAK, Jung Shik JANG, In Su PARK
-
Publication number: 20240284671Abstract: A semiconductor device includes a gate structure including conductive layers and insulating layers that are alternately stacked. The semiconductor device also includes an insulating core located in the gate structure and including a long axis and a short axis. The semiconductor device further includes a first channel pattern and a second channel pattern surrounding the insulating core and located to face each other along the long axis. The semiconductor device additionally includes a barrier pattern surrounding the first channel pattern and the second channel pattern and having different thicknesses along the long axis and the short axis.Type: ApplicationFiled: June 19, 2023Publication date: August 22, 2024Applicant: SK hynix Inc.Inventors: Won Geun CHOI, Rho Gyu KWAK, In Su PARK, Jung Shik JANG, Jung Dal CHOI
-
Publication number: 20240276718Abstract: A semiconductor device includes a supporter including a plurality of stairs, a gate structure including gate lines that are stacked on the supporter, wherein the gate lines include pads, and the pads are disposed over the plurality of stairs, first contact plugs that are connected to the pads, and channel structures that extend through the gate structure.Type: ApplicationFiled: June 12, 2023Publication date: August 15, 2024Applicant: SK hynix Inc.Inventors: Rho Gyu KWAK, Jung Shik JANG, In Su PARK, Seok Min CHOI, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20240268114Abstract: A semiconductor device includes a first gate structure including a plurality of first conductive layers and a plurality of first insulating layers that are alternately stacked; an isolation insulating layer located in the first gate structure, the isolation insulating layer including a first line portion extending in a first direction, a plurality of first protrusions protruding from the first line portion towards one side of the first line portion in a second direction, and a plurality of second protrusions protruding from the first line portion towards another side of the first line portion in an opposite direction to the first protrusions, wherein the second direction is orthogonal to the first direction; a plurality of first memory patterns, wherein one of the plurality of first memory patterns surrounds one of the plurality of first protrusions; and a plurality of first passivation patterns, wherein one of the plurality of first passivation patterns is located between the first line portion and one of thType: ApplicationFiled: June 20, 2023Publication date: August 8, 2024Applicant: SK hynix Inc.Inventors: Rho Gyu KWAK, Jung Shik JANG, In Su PARK, Seok Min CHOI, Won Geun CHOI, Jung Dal CHOI
-
Publication number: 20240258391Abstract: A semiconductor device according to an embodiment of the present disclosure includes a first cell area and a second cell area adjacent to each other in a first direction, a support disposed between the first cell area and the second cell area, first gate lines stacked in the first cell area, first pads configured to extend from the first gate lines and configured to protrude upward along a first sidewall of the support, second gate lines stacked in the second cell area, second pads configured to extend from the second gate lines and configured to protrude upward along a second sidewall of the support, and first connection pads configured to extend in the first direction along a third sidewall of the support and configured to electrically connect the first pads with the second pads.Type: ApplicationFiled: May 24, 2023Publication date: August 1, 2024Applicant: SK hynix Inc.Inventors: Rho Gyu KWAK, In Su PARK, Jung Shik JANG, Jung Dal CHOI, Seok Min CHOI, Won Geun CHOI
-
Publication number: 20240188295Abstract: A semiconductor device including: a gate structure including stacked gate lines; an insulating core located in the gate structure and including a first long axis and a first short axis; a memory layer surrounding the insulating core; first channel pattern and a second channel pattern located facing each other along the first long axis, wherein the first channel pattern and the second channel pattern are located between the insulating core and the memory layer; and a capping layer located between the first channel pattern and the second channel pattern.Type: ApplicationFiled: May 25, 2023Publication date: June 6, 2024Applicant: SK hynix Inc.Inventors: Jung Shik JANG, In Su PARK, Won Geun CHOI, Jung Dal CHOI, Rho Gyu KWAK, Seok Min CHOI
-
Publication number: 20240121956Abstract: A semiconductor device may include: first insulating pillars arranged in a first direction; second insulating pillars arranged alternately with the first insulating pillars and having a first width in the first direction and a second width in a second direction intersecting the first direction, the first width being greater than the second width; first memory cells located between the second insulating pillars and stacked along a first sidewall of each of the first insulating pillars; and second memory cells located between the second insulating pillars and stacked along a second sidewall of each of the first insulating pillars.Type: ApplicationFiled: March 31, 2023Publication date: April 11, 2024Inventors: Rho Gyu KWAK, In Su PARK, Jung Shik JANG, Seok Min CHOI, Won Geun CHOI