Patents by Inventor Rico Hueselitz

Rico Hueselitz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10103067
    Abstract: A method of manufacturing a trench isolation of a semiconductor device is provided including providing a silicon-on-insulator (SOI) substrate comprising a semiconductor bulk substrate, a buried oxide layer formed on the semiconductor bulk substrate and a semiconductor layer formed on the buried oxide layer, forming a trench through the semiconductor layer and extending at least partially into the buried oxide layer, forming a liner at sidewalls of the trench, deepening the trench into the semiconductor bulk substrate, filling the deepened trench with a flowable dielectric material, and performing an anneal of the flowable dielectric material.
    Type: Grant
    Filed: June 8, 2017
    Date of Patent: October 16, 2018
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Peter Baars, Gunter Grasshoff, Rico Hueselitz
  • Patent number: 8585465
    Abstract: For complex CMP processes requiring the removal of different dielectric materials, possibly in the presence of a polysilicon material, a slurry material may be adapted at the point of use by selecting an appropriate pH value and avoiding agglomeration of the abrasive particles. The in situ preparation of the slurry material may also enable a highly dynamic adaptation of the removal conditions, for instance when exposing the polysilicon material of gate electrode structures in replacement gate approaches.
    Type: Grant
    Filed: December 16, 2010
    Date of Patent: November 19, 2013
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Johannes Groschopf, Rico Hueselitz, Marco Kitsche, Katja Steffen
  • Publication number: 20110269381
    Abstract: For complex CMP processes requiring the removal of different dielectric materials, possibly in the presence of a polysilicon material, a slurry material may be adapted at the point of use by selecting an appropriate pH value and avoiding agglomeration of the abrasive particles. The in situ preparation of the slurry material may also enable a highly dynamic adaptation of the removal conditions, for instance when exposing the polysilicon material of gate electrode structures in replacement gate approaches.
    Type: Application
    Filed: December 16, 2010
    Publication date: November 3, 2011
    Applicant: GLOBALFOUNDRIES INC.
    Inventors: Johannes Groschopf, Rico Hueselitz, Marco Kitsche, Katja Steffen
  • Publication number: 20060172527
    Abstract: The present invention provides a technique that enables the formation of a recessed upper surface of an interconnect line to form an inlaid barrier cap layer on top of an inter-connect line to exhibit improved characteristics with respect to electromigration, electrical conductivity, device reliability and performance. The recessed upper surface of the inter-connect line is formed by an accordingly adapted CMP process that allows removing the metal of an upper portion of the interconnect line, while neighboring elevated barrier layer regions are substantially not affected.
    Type: Application
    Filed: August 5, 2005
    Publication date: August 3, 2006
    Inventors: Gerd Marxsen, Frank Mauersberger, Rico Hueselitz