Patents by Inventor Robin Davis

Robin Davis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11728248
    Abstract: A method of making a semiconductor device may include providing a large semiconductor die comprising conductive interconnects with a first encapsulant disposed over four side surfaces of the large semiconductor die, over the active surface of the large semiconductor die, and around the conductive interconnects. A first build-up interconnect structure may be formed over the large semiconductor die and over the first encapsulant. Vertical conductive interconnects may be formed over the first build-up interconnect structure and around an embedded device mount site. An embedded device comprising through silicon vias (TSVs) may be disposed over the embedded device mount site. A second encapsulant may be disposed over the build-up structure, and around at least five sides of the embedded device. A second build-up structure may be formed disposed over the planar surface and configured to be electrically coupled to the TSVs of the embedded device and the vertical conductive interconnects.
    Type: Grant
    Filed: June 16, 2022
    Date of Patent: August 15, 2023
    Assignee: Deca Technologies USA, Inc.
    Inventors: Robin Davis, Timothy L. Olson, Craig Bishop, Clifford Sandstrom
  • Publication number: 20230238304
    Abstract: A semiconductor device may include an embedded device comprising through silicon vias (TSVs) extending from a first surface to a second surface opposite the first surface, wherein the embedded device comprises an active device, a semiconductor die comprising an active surface formed at the first surface, an integrated passive device (IPD), or a passive device. Encapsulant may be disposed over at least five sides of the embedded device. A first electrical interconnect structure may be coupled to a first end of the TSV at the first surface of the embedded device, and a second electrical interconnect structure may be coupled to a second end of the TSV at the second surface of the embedded device. A semiconductor die (e.g. a system on chip (SoC), memory device, microprocessor, graphics processor, or analog device), may be mounted over the first electrical interconnect of the TSV.
    Type: Application
    Filed: March 27, 2023
    Publication date: July 27, 2023
    Inventors: Timothy L. Olson, Clifford Sandstrom, Craig Bishop, Robin Davis
  • Patent number: 11616003
    Abstract: A semiconductor device may include an embedded device comprising through silicon vias (TSVs) extending from a first surface to a second surface opposite the first surface, wherein the embedded device comprises an active device, a semiconductor die comprising an active surface formed at the first surface, an integrated passive device (IPD), or a passive device. Encapsulant may be disposed over at least five sides of the embedded device. A first electrical interconnect structure may be coupled to a first end of the TSV at the first surface of the embedded device, and a second electrical interconnect structure may be coupled to a second end of the TSV at the second surface of the embedded device. A semiconductor die (e.g. a system on chip (SoC), memory device, microprocessor, graphics processor, or analog device), may be mounted over the first electrical interconnect of the TSV.
    Type: Grant
    Filed: June 15, 2022
    Date of Patent: March 28, 2023
    Assignee: Deca Technologies USA, Inc.
    Inventors: Timothy L. Olson, Clifford Sandstrom, Craig Bishop, Robin Davis
  • Publication number: 20230005819
    Abstract: A semiconductor device may include an embedded device comprising through silicon vias (TSVs) extending from a first surface to a second surface opposite the first surface, wherein the embedded device comprises an active device, a semiconductor die comprising an active surface formed at the first surface, an integrated passive device (IPD), or a passive device. Encapsulant may be disposed over at least five sides of the embedded device. A first electrical interconnect structure may be coupled to a first end of the TSV at the first surface of the embedded device, and a second electrical interconnect structure may be coupled to a second end of the TSV at the second surface of the embedded device. A semiconductor die (e.g. a system on chip (SoC), memory device, microprocessor, graphics processor, or analog device), may be mounted over the first electrical interconnect of the TSV.
    Type: Application
    Filed: June 15, 2022
    Publication date: January 5, 2023
    Inventors: Timothy L. Olson, Clifford Sandstrom, Craig Bishop, Robin Davis
  • Publication number: 20230005820
    Abstract: A method of making a semiconductor device may include providing a large semiconductor die comprising conductive interconnects with a first encapsulant disposed over four side surfaces of the large semiconductor die, over the active surface of the large semiconductor die, and around the conductive interconnects. A first build-up interconnect structure may be formed over the large semiconductor die and over the first encapsulant. Vertical conductive interconnects may be formed over the first build-up interconnect structure and around an embedded device mount site. An embedded device comprising through silicon vias (TSVs) may be disposed over the embedded device mount site. A second encapsulant may be disposed over the build-up structure, and around at least five sides of the embedded device. A second build-up structure may be formed disposed over the planar surface and configured to be electrically coupled to the TSVs of the embedded device and the vertical conductive interconnects.
    Type: Application
    Filed: June 16, 2022
    Publication date: January 5, 2023
    Inventors: Robin Davis, Timothy L. Olson, Craig Bishop, Clifford Sandstrom
  • Patent number: 11302212
    Abstract: Device and method for teaching/learning music including a board having horizontal lines with spaces therebetween, representing a musical staff. The device includes first insertion slots arranged in the musical staff. The first insertion slots match keys of a keyboard musical instrument. The device includes second insertion slots arranged in parallel to the first insertion slots. Each of the second insertion slots indicates an accidental sign with adjacent first insertion slots. The device includes first pegs configured to insert in the first insertion slots. The device includes second pegs configured to insert in second insertion slots to indicate an accidental sign. The device includes interchangeably clefs individually placed when needed adjacent to the musical staff. The first pegs insert in the first insertion slots, and the second pegs insert in the second insertion slots such that their position indicates a musical tone corresponding to pitch produced by the keyboard musical instrument.
    Type: Grant
    Filed: December 13, 2021
    Date of Patent: April 12, 2022
    Inventor: Robin Davis