Patents by Inventor Scot Kellar

Scot Kellar has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6762076
    Abstract: A method of vertically stacking wafers is provided to form three-dimensional (3D) wafer stack. Such method comprising: selectively depositing a plurality of metallic lines on opposing surfaces of adjacent wafers; bonding the adjacent wafers, via the metallic lines, to establish electrical connections between active devices on vertically stacked wafers; and forming one or more vias to establish electrical connections between the active devices on the vertically stacked wafers and an external interconnect. Metal bonding areas on opposing surfaces of the adjacent wafers can be increased by using one or more dummy vias, tapered vias, or incorporating an existing copper (Cu) dual damascene process.
    Type: Grant
    Filed: February 20, 2002
    Date of Patent: July 13, 2004
    Assignee: Intel Corporation
    Inventors: Sarah E. Kim, R. Scott List, Scot A. Kellar
  • Publication number: 20040131774
    Abstract: The present invention discloses a method including providing a substrate; forming a lower conductor over the substrate; forming a conducting nanostructure over the lower conductor; forming a thin dielectric over the conducting nanostructure; and forming an upper conductor over the thin dielectric.
    Type: Application
    Filed: December 17, 2003
    Publication date: July 8, 2004
    Inventors: Scot A. Kellar, Sarah E. Kim
  • Publication number: 20040058504
    Abstract: The present invention discloses a method including providing a substrate; forming a lower conductor over the substrate; forming a conducting nanostructure over the lower conductor; forming a thin dielectric over the conducting nanostructure; and forming an upper conductor over the thin dielectric.
    Type: Application
    Filed: September 20, 2002
    Publication date: March 25, 2004
    Inventors: Scot A. Kellar, Sarah E. Kim
  • Publication number: 20040014308
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface; and a second wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface, wherein the metallic lines and the barrier line deposited on the surface of the second wafer are bonded with the metallic lines and the barrier line deposited on the surface of the first wafer to establish electrical connections between active IC devices on adjacent wafers and to form a barrier structure on the outer edge of the adjacent wafers.
    Type: Application
    Filed: July 7, 2003
    Publication date: January 22, 2004
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Patent number: 6661085
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface; and a second wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface, wherein the metallic lines and the barrier line deposited on the surface of the second wafer are bonded with the metallic lines and the barrier line deposited on the surface of the first wafer to establish electrical connections between active IC devices on adjacent wafers and to form a barrier structure on the outer edge of the adjacent wafers.
    Type: Grant
    Filed: February 6, 2002
    Date of Patent: December 9, 2003
    Assignee: Intel Corporation
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030157748
    Abstract: A method of vertically stacking wafers is provided to form three-dimensional (3D) wafer stack. Such method comprising: selectively depositing a plurality of metallic lines on opposing surfaces of adjacent wafers; bonding the adjacent wafers, via the metallic lines, to establish electrical connections between active devices on vertically stacked wafers; and forming one or more vias to establish electrical connections between the active devices on the vertically stacked wafers and an external interconnect. Metal bonding areas on opposing surfaces of the adjacent wafers can be increased by using one or more dummy vias, tapered vias, or incorporating an existing copper (Cu) dual damascene process.
    Type: Application
    Filed: February 20, 2002
    Publication date: August 21, 2003
    Inventors: Sarah E. Kim, R. Scott List, Scot A. Kellar
  • Publication number: 20030157782
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices; a second wafer including one or more integrated circuit (IC) devices; and metallic lines deposited on opposing surfaces of the first and second wafers at designated locations with an interlevel dielectric (ILD) recess surrounding the metallic lines to facilitate direct metal bonding between the first and second wafers and establish electrical connections between active IC devices on the first and second wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 21, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030148590
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface; and a second wafer including one or more integrated circuit (IC) devices, metallic lines deposited via an interlevel dielectric (ILD) on a surface, and at least one barrier line deposited on an outer edge of the surface, wherein the metallic lines and the barrier line deposited on the surface of the second wafer are bonded with the metallic lines and the barrier line deposited on the surface of the first wafer to establish electrical connections between active IC devices on adjacent wafers and to form a barrier structure on the outer edge of the adjacent wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 7, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Publication number: 20030148596
    Abstract: A three-dimensional (3-D) integrated chip system is provided with a first wafer including one or more integrated circuit (IC) devices; a second wafer including one or more integrated circuit (IC) devices; and a metal bonding layer deposited on opposing surfaces of the first and second wafers at designated locations to establish electrical connections between active IC devices on the first and second wafers and to provide metal bonding between the adjacent first and second wafers, when the first wafer is pressed against the second wafer using a flexible bladder press to account for height differences of the metal bonding layer across the opposing surfaces of the first and second wafers.
    Type: Application
    Filed: February 6, 2002
    Publication date: August 7, 2003
    Inventors: Scot A. Kellar, Sarah E. Kim, R. Scott List
  • Patent number: 6599808
    Abstract: Method for an on-chip decoupling capacitor. The capacitor includes a bottom electrode that consist of nanostructures deposited over a planarized metal, a dielectric material deposited over the nanostructures, and a top electrode deposited over the dielectric material. The shape of the bottom electrode is tunable by modulating the diameter and/or the length of the nanostructures to produce and increase in capacitance without increasing the footprint of the on-chip decoupling capacitor.
    Type: Grant
    Filed: September 12, 2001
    Date of Patent: July 29, 2003
    Assignee: Intel Corporation
    Inventors: Sarah E. Kim, Scot A. Kellar
  • Publication number: 20030064583
    Abstract: Method and apparatus for an on-chip decoupling capacitor. The capacitor includes a bottom electrode that consist of nanostructures deposited over a planarized metal, a dielectric material deposited over the nanostructures, and a top electrode deposited over the dielectric material. The shape of the bottom electrode is tunable by modulating the diameter and/or the length of the nanostructures to produce an increase in capacitance without increasing the footprint of the on-chip decoupling capacitor.
    Type: Application
    Filed: September 12, 2001
    Publication date: April 3, 2003
    Inventors: Sarah E. Kim, Scot A. Kellar