Patents by Inventor Se-Hwan Park

Se-Hwan Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11957495
    Abstract: An X-ray imaging apparatus includes an imaging device configured to capture a camera image of a target; a controller configured to stitch a plurality of X-ray images of respective divided regions of the target to generate one X-ray image of the target; and a display configured to display a settings window that provides a GUI for receiving a setting of an X-ray irradiation condition for the respective divided regions, and display the camera image in which positions of the respective divided regions are displayed.
    Type: Grant
    Filed: December 15, 2021
    Date of Patent: April 16, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho Jun Lee, Ju Hwan Kim, Se Hui Kim, Seung-Hoon Kim, Si Won Park, Phill Gu Jung, Duhgoon Lee, Myung Jin Chung, Do Hyeong Hwang, Sung Jin Park
  • Patent number: 11961775
    Abstract: In one example, a semiconductor device can comprise a substrate, a device stack, first and second internal interconnects, and an encapsulant. The substrate can comprise a first and second substrate sides opposite each other, a substrate outer sidewall between the first substrate side and the second substrate side, and a substrate inner sidewall defining a cavity between the first substrate side and the second substrate side. The device stack can be in the cavity and can comprise a first electronic device, and a second electronic device stacked on the first electronic device. The first internal interconnect can be coupled to the substrate and the device stack. The encapsulant can cover the substrate inner sidewall and the device stack and can fill the cavity. Other examples and related methods are disclosed herein.
    Type: Grant
    Filed: November 8, 2022
    Date of Patent: April 16, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Gyu Wan Han, Won Bae Bang, Ju Hyung Lee, Min Hwa Chang, Dong Joo Park, Jin Young Khim, Jae Yun Kim, Se Hwan Hong, Seung Jae Yu, Shaun Bowers, Gi Tae Lim, Byoung Woo Cho, Myung Jea Choi, Seul Bee Lee, Sang Goo Kang, Kyung Rok Park
  • Patent number: 11940716
    Abstract: A camera module includes: a first lens module disposed in a housing; and a reflective module. The reflective module includes: a reflective member including at least two reflective surfaces disposed at different angles and configured to reflect light passing through the first lens module; and a carrier disposed between the reflective member and the housing. The cameral module further includes an image sensor configured to collect light reflected from the reflective module. The reflective member is configured to move in a first direction with respect to the carrier, and the carrier is configured to move in a second direction perpendicular to the first direction with respect to the housing.
    Type: Grant
    Filed: March 29, 2021
    Date of Patent: March 26, 2024
    Assignee: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Young Hwan Kwon, Ik Jin Jang, Chuel Jin Park, Se Houn Lee
  • Patent number: 11929498
    Abstract: A silicon-carbon complex comprising carbon-based particles and silicon-based particles, wherein the silicon-based particles are dispersed and positioned on surfaces of the carbon-based particles, the carbon-based particles have a specific surface area of 0.4 m2/g to 1.5 m2/g, and the silicon-based particles are doped with one or more elements selected from the group consisting of Mg, Li, Ca, and Al, and a negative electrode active material for lithium secondary battery comprising the same.
    Type: Grant
    Filed: October 26, 2018
    Date of Patent: March 12, 2024
    Assignee: LG ENERGY SOLUTION, LTD.
    Inventors: Su Min Lee, Eun Kyung Kim, Yong Ju Lee, Rae Hwan Jo, Dong Hyuk Kim, Se Mi Park
  • Publication number: 20240067668
    Abstract: The present invention relates to a heteroaryl derivative compound and a use thereof. Since the heteroaryl derivative of the present invention exhibits excellent inhibitory activity against EGFR, the heteroaryl derivative can be usefully used as a therapeutic agent for EGFR-associated diseases.
    Type: Application
    Filed: December 29, 2021
    Publication date: February 29, 2024
    Inventors: Yi Kyung Ko, Ah Reum Han, Jin Hee Park, Yeong Deok Lee, Hye Rim Im, Kyun Eun Kim, Dong Keun Hwang, Su Been Nam, Myung Hoe Heo, Se Rin Cho, Eun Hwa Ko, Sung Hwan Kim, Hwan Geun Choi
  • Publication number: 20240046993
    Abstract: A method of operating a non-volatile memory device, which is configured to communicate with a storage controller includes: receiving a first request indicating a read reclaim determination and including environment information from the storage controller, performing a first on-chip read operation for generating first distribution information based on the first request, determining whether a read reclaim is required based on the first distribution information, and providing the storage controller with a determination result having a first bit value in response to determining that the read reclaim is required.
    Type: Application
    Filed: February 17, 2023
    Publication date: February 8, 2024
    Inventors: WOOHYUN KANG, JIN-YOUNG KIM, HYUNA KIM, SE HWAN PARK, YOUNGDEOK SEO, HYUNKYO OH, HEEWON LEE, DONGHOO LIM
  • Publication number: 20230395158
    Abstract: A memory device may include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block may include first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device mat be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: August 19, 2023
    Publication date: December 7, 2023
    Inventors: SE-HWAN PARK, WAN-DONG KIM
  • Patent number: 11804268
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: November 14, 2021
    Date of Patent: October 31, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Publication number: 20230317914
    Abstract: Disclosed are an all-solid-state battery having an anode layer including interparticular pores and a driving method thereof. The all-solid-state battery may include: an anode current collector; an anode layer which is positioned on the anode current collector and includes particles that do not have lithium ion conductivity and interparticular pores formed between the particles; a solid electrolyte layer positioned on the anode layer; a cathode active material layer positioned on the solid electrolyte layer; and a cathode current collector positioned on the cathode active material layer.
    Type: Application
    Filed: December 9, 2022
    Publication date: October 5, 2023
    Inventors: Ki Yoon Bae, Sam Ick Son, Yun Jung Lee, Se Hwan Park, Da Young Jun, Seong Gyu Lee
  • Publication number: 20230142279
    Abstract: A flash memory device includes a memory cell array connected with word lines and control logic that performs threshold voltage compensation on the word lines through a data recover read operation. When a word line on which programming is performed after a selected word line is a dummy word line, the control logic performs the threshold voltage compensation on the selected word line based on a result of a data recover read operation of a word line on which programming is performed before the selected word line. When a next word line on which programming is performed after a selected word line is a dummy word line, the control logic performs threshold voltage compensation on the selected word line based on a result of performing the data recover read operation on a previous word line on which programming is performed before the selected word line.
    Type: Application
    Filed: September 26, 2022
    Publication date: May 11, 2023
    Inventors: EUNHYANG PARK, JOONSUC JANG, SE HWAN PARK, JI-SANG LEE
  • Patent number: 11643200
    Abstract: An air mobility craft is provided. The air mobility craft includes a fuselage that has a boarding space and a boarding gate and a plurality of wings disposed on the fuselage. A plurality of rotors are disposed on the wings. A first number of the plurality of rotors are tilting rotors configured to tilt upward or downward for lifting or cruising of the fuselage and a remaining number of the rotors are lifting rotors.
    Type: Grant
    Filed: September 8, 2020
    Date of Patent: May 9, 2023
    Assignees: Hyundai Motor Company, Kia Motors Corporation
    Inventors: Keun Seok Lee, Hyun Woo Jun, Se Hwan Park, Jae Hyung Kim
  • Publication number: 20230125101
    Abstract: A nonvolatile memory device includes a memory cell array having cell strings that each includes memory cells stacked on a substrate in a direction perpendicular to the substrate. A row decoder is connected with the memory cells through word lines. The row decoder applies a setting voltage to at least one word line of the word lines and floats the at least one word line during a floating time. A page buffer circuit is connected with the cell strings through bit lines. The page buffer senses voltage changes of the bit lines after the at least one word line is floated during the floating time and outputs a page buffer signal as a sensing result. A counter counts a number of off-cells in response to the page buffer signal. A detecting circuit outputs a detection signal associated with a defect cell based on the number of off-cells.
    Type: Application
    Filed: December 23, 2022
    Publication date: April 27, 2023
    Inventors: KWANGHO CHOI, JIN-YOUNG KIM, SE HWAN PARK, IL HAN PARK, JI-SANG LEE, JOONSUC JANG
  • Patent number: 11574692
    Abstract: A nonvolatile memory device includes a memory cell array having cell strings that each includes memory cells stacked on a substrate in a direction perpendicular to the substrate. A row decoder is connected with the memory cells through word lines. The row decoder applies a setting voltage to at least one word line of the word lines and floats the at least one word line during a floating time. A page buffer circuit is connected with the cell strings through bit lines. The page buffer senses voltage changes of the bit lines after the at least one word line is floated during the floating time and outputs a page buffer signal as a sensing result. A counter counts a number of off-cells in response to the page buffer signal. A detecting circuit outputs a detection signal associated with a defect cell based on the number of off-cells.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: February 7, 2023
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwangho Choi, Jin-Young Kim, Se Hwan Park, Il Han Park, Ji-Sang Lee, Joonsuc Jang
  • Patent number: 11462270
    Abstract: Nonvolatile memory device includes memory cell region including first metal pad, peripheral circuit region including second metal pad, memory cell array, input current generator, operation cell array and analog-to-digital converter. Peripheral circuit region is vertically connected by first and second metal pads. Memory cell array in memory cell region includes NAND strings storing multiplicand data, wherein first ends of NAND strings are connected to bitlines and second ends of NAND strings output multiplication bits corresponding to bitwise multiplication of multiplicand data stored in NAND strings and multiplier data loaded on bitlines. Input current generator generates input currents. Operation cell array in memory cell region includes switching transistors. Gate electrodes of switching transistors are connected to second ends of NAND strings. Switching transistors selectively sum input currents based on multiplication bits to provide output currents.
    Type: Grant
    Filed: September 3, 2020
    Date of Patent: October 4, 2022
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Se-Hwan Park
  • Publication number: 20220101930
    Abstract: A nonvolatile memory device includes a memory cell array having cell strings that each includes memory cells stacked on a substrate in a direction perpendicular to the substrate. A row decoder is connected with the memory cells through word lines. The row decoder applies a setting voltage to at least one word line of the word lines and floats the at least one word line during a floating time. A page buffer circuit is connected with the cell strings through bit lines. The page buffer senses voltage changes of the bit lines after the at least one word line is floated during the floating time and outputs a page buffer signal as a sensing result. A counter counts a number of off-cells in response to the page buffer signal. A detecting circuit outputs a detection signal associated with a defect cell based on the number of off-cells.
    Type: Application
    Filed: June 28, 2021
    Publication date: March 31, 2022
    Inventors: KWANGHO CHOI, JIN-YOUNG KIM, SE HWAN PARK, IL HAN PARK, JI-SANG LEE, JOONSUC JANG
  • Patent number: 11276471
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: March 20, 2021
    Date of Patent: March 15, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Publication number: 20220076759
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: November 14, 2021
    Publication date: March 10, 2022
    Inventors: SE-HWAN PARK, WAN-DONG KIM
  • Patent number: 11232841
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Grant
    Filed: September 2, 2020
    Date of Patent: January 25, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Se-Hwan Park, Wan-Dong Kim
  • Patent number: 11164632
    Abstract: A nonvolatile memory device includes a memory cell array, an input current generator, an operation cell array and an analog-to-digital converter. The memory cell array includes NAND strings storing multiplicand data, wherein first ends of the NAND strings are connected to bitlines and second ends of the NAND strings output multiplication bits corresponding to bitwise multiplication of the multiplicand data stored in the NAND strings and multiplier data loaded on the bitlines. The input current generator generates input currents. The operation cell array includes switching transistors. Gate electrodes of the switching transistors are connected to the second ends of the NAND strings. The switching transistors selectively sum the input currents based on the multiplication bits to output the output currents. The analog-to-digital converter converts the output currents to digital values.
    Type: Grant
    Filed: February 27, 2021
    Date of Patent: November 2, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Se-Hwan Park
  • Publication number: 20210210147
    Abstract: A memory device can include a memory block operatively connected to a common source line and a plurality of bit lines, wherein the memory block includes first and second sub-blocks each having a respective position in the memory block relative to the common source line and the plurality of bit lines. The memory device can be operated by receiving a command and an address from outside the memory device and performing a precharge operation on the memory block in response to the command, using a first precharge path through the memory block or a second precharge path through the memory block based on the respective position of the first or second sub-block that includes a word line that is configured to activate responsive to the address.
    Type: Application
    Filed: March 20, 2021
    Publication date: July 8, 2021
    Inventors: SE-HWAN PARK, WAN-DONG KIM