Patents by Inventor Shyh-Dar Lee
Shyh-Dar Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20030044532Abstract: A process for preparing a porous low dielectric constant material. The process mainly uses critical point drying technique. By changing the pressure and temperature, a liquid component is released from a specific wet film composition. Thus, a porous low dielectric constant material is obtained.Type: ApplicationFiled: May 16, 2002Publication date: March 6, 2003Inventors: Shyh-Dar Lee, Chen-Chiu Hsue
-
Publication number: 20030044725Abstract: A dual damascene process is provided on a semiconductor substrate, having a conductive structure and a low-k dielectric layer covering the conductive structure. A first hard mask and a second hard mask are sequentially formed on the low-k dielectric layer, in which at least the hard mask contacting the low-k dielectric layer is of metallic material. Next, using photolithography and etching, a first opening is formed in the second hard mask over the conductive structure, and a second opening is then formed in the first hard mask under the first opening. The diameter of the first opening is larger then the second opening. Afterward, the low-k dielectric layer that is not covered by the first hard mask is removed, thus a via hole is formed. Thereafter, the first hard mask that is not covered by the second hard mask is removed, and then the exposed low-k dielectric layer is removed to reach a predetermined depth. Thereby, a trench is formed over the via hole.Type: ApplicationFiled: July 24, 2001Publication date: March 6, 2003Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Patent number: 6521523Abstract: Disclosed is a method for forming selective protection layers on copper interconnects in a damascene process. A copper layer is deposited overlying a dielectric layer and filling interconnect trenches which are previously formed in the dielectric layer. The excess copper layer is polished by a chemical mechanical polishing process with a slurry comprising an aluminum organic substance. The aluminum organic substance reacts with copper via annealing to selectively form aluminum-copper alloys on the copper interconnects. The aluminum-copper alloys are then oxidized to form aluminum oxide protection layers capping the copper interconnects.Type: GrantFiled: June 15, 2001Date of Patent: February 18, 2003Assignee: Silicon Integrated Systems Corp.Inventors: Shyh-Dar Lee, Chen-Chiu Hsue
-
Patent number: 6514815Abstract: A method for fabricating a polysilicon capacitor. The method includes the following steps. A polysilicon layer is formed on a substrate. The polysilicon layer is patterned to concurrently form a first polysilicon line and a second polysilicon line. The second polysilicon line defines a polysilicon capacitor region and is used as a lower electrode of the polysilicon capacitor. Next, an insulating layer is formed conformably on the substrate, the first polysilicon line, and the second polysilicon line. A first dielectric layer is formed on the insulating layer, which is then subjected to planarization treatment such that the planarization treatment ends up to the insulating layer. Finally, a third polysilicon line is formed on the insulating layer in the polysilicon capacitor region such that the third polysilicon line is used as an upper electrode of the polysilicon capacitor.Type: GrantFiled: March 11, 2002Date of Patent: February 4, 2003Assignee: Silicon Integrated Systems Corp.Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Patent number: 6512260Abstract: A metal capacitor in damascene structures is provided. A first Cu wire and a second Cu wire are located in a first insulator. A first sealing layer is located on the first and the second Cu wires. A second insulator is located on the first sealing layer. A third insulator is located on the second insulator, and acting as an etch stop layer. A first Cu plug and a second Cu plug are located in the first sealing layer, the second insulator and the third insulator. A capacitor is located on the third insulator and the first Cu plug, the capacitor having an upper electrode, a capacitor dielectric and a bottom electrode with the same pattern each other, wherein the bottom electrode is connected to the first Cu wire through the first Cu plug. A conducting wire is located on the third insulator and the second Cu plug, wherein the conducting wire is connected to the second Cu wire through the second Cu plug. A fourth insulator is located on the conducting wire.Type: GrantFiled: March 28, 2002Date of Patent: January 28, 2003Assignee: Silicon Integrated Systems Corp.Inventors: Chen-Chiu Hsue, Shyh-Dar Lee, Jen-Hann Tsai
-
Publication number: 20030008493Abstract: A method to fabricate an interconnect structure is provided. First, an inter-metal dielectric layer is formed on a substrate. Then the inter-metal dielectric layer is etched to form a trench, and a barrier layer is formed on the trench. Afterwards, a metal layer is formed to fill the trench over the barrier layer. Then chemical mechanical polishing (CMP) is performed to remove the barrier layer and the metal layer on the inter-metal dielectric layer. Next, an adhesion layer is formed to cover the metal layer and the inter-metal dielectric layer. Finally, a sealing layer is formed to cover the adhesion layer.Type: ApplicationFiled: July 3, 2001Publication date: January 9, 2003Inventor: Shyh-Dar Lee
-
Publication number: 20030008495Abstract: A method to fabricate an interconnect structure is provided. First, an inter-metal dielectric layer is formed on a substrate. Then the inter-metal dielectric layer is etched to form a trench, and a barrier layer is formed on the trench. After, a metal layer is formed to fill in the trench over the barrier layer. Then a chemical mechanical polishing (CMP) process is performed to remove the barrier layer and the metal layer on the inter-metal dielectric layer. Finally, a conductive sealing layer is formed to cover the metal layer.Type: ApplicationFiled: July 3, 2001Publication date: January 9, 2003Inventors: Chen-Chiu Hsue, Shyh-Dar Lee, Lung Chen, Ching-Fan Wang
-
Patent number: 6504205Abstract: This invention provides a metal capacitor with damascene structures. Before the thin-film capacitor is formed, the underlying interconnections, such as a first Cu wire and a second Cu wire, are fabricated with Cu by damascene processes. The thin-film capacitor is composed of a first metal layer contacting the first Cu wire, a dielectric layer and a second metal layer. A first Cu damascene structure and a second Cu damascene structure are disposed on the thin-film capacitor and the second Cu wire, respectively.Type: GrantFiled: December 21, 2001Date of Patent: January 7, 2003Assignee: Silicon Integrated Systems Corp.Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Patent number: 6503835Abstract: An organic copper diffusion barrier layer having low dielectric constant is provided. The organic copper diffusion barrier layer can be applied to a dual damascene structure, which is formed between a copper wiring layer and an organic dielectric layer, to defend copper diffusion from the copper wiring layer into the organic dielectric layer. The organic copper diffusion barrier layer includes a benzocyclo polymer, which it has a benzene ring functional group that can catch copper and prevent copper diffusing into the organic dielectric layer. The problem of thermal diffusion and electro-migration can be avoided.Type: GrantFiled: August 28, 2001Date of Patent: January 7, 2003Assignee: Silicon Integrated Systems, Corp.Inventor: Shyh-Dar Lee
-
Publication number: 20020190386Abstract: This invention provides a metal capacitor with damascene structures. Before the thin-film capacitor is formed, the underlying interconnections, such as a first Cu wire and a second Cu wire, are fabricated with Cu by damascene processes. The thin-film capacitor is composed of a first metal layer contacting the first Cu wire, a dielectric layer and a second metal layer. A first Cu damascene structure and a second Cu damascene structure are disposed on the thin-film capacitor and the second Cu wire, respectively.Type: ApplicationFiled: December 21, 2001Publication date: December 19, 2002Applicant: Silicon Integrated Systems CorporationInventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Publication number: 20020192921Abstract: This invention provides a method for forming a metal capacitor in a damascene process. Before the thin-film capacitor is formed, the underlying interconnections are fabricated with Cu metal by damascene process. The lower electrode is formed in a dual damascene process, which is also used to form the dual damascene structures comprising wires and plugs. An insulator is disposed to isolate the dual damascene structures with each other. In this dual damascene process, an anti-reflection layer is used and formed on the insulator, and the anti-reflection layer is also used as a hard mask layer, a polishing stop layer and an etching stop layer. Then, another insulator and a metal layer are formed on the anti-reflection layer, and encounter a photolithography step and an etching step to obtain an upper electrode and a capacitor insulator. After forming the metal capacitor, the upper interconnections are fabricated with another dual damascene processes.Type: ApplicationFiled: June 15, 2001Publication date: December 19, 2002Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Publication number: 20020190301Abstract: A capacitor in which the lower electrode and an interconnect line are located at the same level. The capacitor includes a first conductive line and a second conductive line on a substrate located at the same level, wherein the second conductive line defines a capacitor region and is used as a lower electrode of the capacitor; an insulating layer on the substrate, the first conductive line, and the second conductive line; and a third conductive line on the insulating layer in the capacitor region such that the third conductive line is used as an upper electrode of the capacitor. Since the lower electrode and an interconnect line can be in-situ (concurrently) formed to be located at the same level, one mask can be omitted compared with the conventional method, and production costs can be reduced.Type: ApplicationFiled: March 11, 2002Publication date: December 19, 2002Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Publication number: 20020190300Abstract: This invention provides a metal capacitor with damascene structures. Before the thin-film capacitor is formed, the underlying interconnections, such as a first Cu wire and a second Cu wire, are fabricated with Cu by damascene processes. The thin-film capacitor composed of a first metal layer contacting the first Cu wire, a dielectric layer and a second metal layer is formed in an insulator and a stop layer. A first Cu damascene structure and a second Cu damascene structure are disposed on the thin-film capacitor and the second Cu wire, respectively.Type: ApplicationFiled: December 21, 2001Publication date: December 19, 2002Applicant: Silicon Integrated Systems CorporationInventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Publication number: 20020192940Abstract: Disclosed is a method for forming selective protection layers on copper interconnects in a damascene process. A copper layer is deposited overlying a dielectric layer and filling interconnect trenches which are previously formed in the dielectric layer. The excess copper layer is polished by a chemical mechanical polishing process with a slurry comprising an aluminum organic substance. The aluminum organic substance reacts with copper via annealing to selectively form aluminum-copper alloys on the copper interconnects. The aluminum-copper alloys are then oxidized to form aluminum oxide protection layers capping the copper interconnects.Type: ApplicationFiled: June 15, 2001Publication date: December 19, 2002Inventors: Shyh-Dar Lee, Chen-Chiu Hsue
-
Publication number: 20020190299Abstract: A metal capacitor in damascene structures is provided. A first Cu wire and a second Cu wire are located in a first insulator. A first sealing layer is located on the first and the second Cu wires. A second insulator is located on the first sealing layer. A third insulator is located on the second insulator, and acting as an etch stop layer. A first Cu plug and a second Cu plug are located in the first sealing layer, the second insulator and the third insulator. A capacitor is located on the third insulator and the first Cu plug, the capacitor having an upper electrode, a capacitor dielectric and a bottom electrode with the same pattern each other, wherein the bottom electrode is connected to the first Cu wire through the first Cu plug. A conducting wire is located on the third insulator and the second Cu plug, wherein the conducting wire is connected to the second Cu wire through the second Cu plug. A fourth insulator is located on the conducting wire.Type: ApplicationFiled: March 28, 2002Publication date: December 19, 2002Inventors: Chen-Chiu Hsue, Shyh-Dar Lee, Jen-Hann Tsai
-
Publication number: 20020192922Abstract: A method for fabricating a polysilicon capacitor. The method includes the following steps. A polysilicon layer is formed on a substrate. The polysilicon layer is patterned to concurrently form a first polysilicon line and a second polysilicon line. The second polysilicon line defines a polysilicon capacitor region and is used as a lower electrode of the polysilicon capacitor. Next, an insulating layer is formed conformably on the substrate, the first polysilicon line, and the second polysilicon line. A first dielectric layer is formed on the insulating layer, which is then subjected to planarization treatment such that the planarization treatment ends up to the insulating layer. Finally, a third polysilicon line is formed on the insulating layer in the polysilicon capacitor region such that the third polysilicon line is used as an upper electrode of the polysilicon capacitor.Type: ApplicationFiled: March 11, 2002Publication date: December 19, 2002Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Patent number: 6495877Abstract: This invention provides a metal capacitor with damascene structures. Before the thin-film capacitor is formed, the underlying interconnections, such as a first Cu wire and a second Cu wire, are fabricated with Cu by damascene processes. The thin-film capacitor composed of a first metal layer contacting the first Cu wire, a dielectric layer and a second metal layer is formed in an insulator and a stop layer. A first Cu damascene structure and a second Cu damascene structure are disposed on the thin-film capacitor and the second Cu wire, respectively.Type: GrantFiled: December 21, 2001Date of Patent: December 17, 2002Assignee: Silicon Integrated Systems Corp.Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Patent number: 6495448Abstract: A process for fabricating a dual damascene structure. First, a substrate having a dielectric layer is provided. A cap layer and a mask layer with at least one trench pattern are sequentially formed on the dielectric layer. Thereafter, a photoresist layer with at least one via pattern aligned with the trench pattern is formed overlaying the mask layer and part of the cap layer. Next, the via pattern is transferred into the cap layer and the upper half of the dielectric layer. The photoresist layer is then removed. Subsequently, the trench pattern is transferred into the cap layer and the upper half of the dielectric layer, and simultaneously the via pattern in the upper half of the dielectric layer is transferred into the lower half of the dielectric layer. Finally, the trench and the via in the dielectric layer are filled with a conductive layer.Type: GrantFiled: June 7, 2002Date of Patent: December 17, 2002Assignee: Silicon Integrated Systems Corp.Inventor: Shyh-Dar Lee
-
Patent number: 6492226Abstract: This invention provides a method for forming a metal capacitor in a damascene process. Before the thin-film capacitor is formed, the underlying interconnections are fabricated with Cu metal by damascene process. The lower electrode is formed in a dual damascene process, which is also used to form the dual damascene structures comprising wires and plugs. An insulator is disposed to isolate the dual damascene structures with each other. In this dual damascene process, an anti-reflection layer is used and formed on the insulator, and the anti-reflection layer is also used as a hard mask layer, a polishing stop layer and an etching stop layer. Then, another insulator and a metal layer are formed on the anti-reflection layer, and encounter a photolithography step and an etching step to obtain an upper electrode and a capacitor insulator. After forming the metal capacitor, the upper interconnections are fabricated with another dual damascene processes.Type: GrantFiled: June 15, 2001Date of Patent: December 10, 2002Assignee: Silicon Integrated Systems Corp.Inventors: Chen-Chiu Hsue, Shyh-Dar Lee
-
Publication number: 20020182850Abstract: The present invention provides a method to fabricate a interconnect structure. First, an inter-metal dielectric layer is formed on a substrate. Then the inter-metal dielectric layer is etched to form a trench. And a barrier layer is formed to on the trench. Afterwards, a metal layer is formed to fill into the trench over the barrier layer. Then a chemical mechanical polishing (CMP) process is performed to remove the barrier layer and the metal layer on the inter-metal dielectric layer. After the CMP process, a reduction process is performed by providing a reduction gas to remove the metal oxide generated on the metal layer. Finally, a sealing layer is formed to cover the metal layer and the inter-metal dielectric layer.Type: ApplicationFiled: September 25, 2001Publication date: December 5, 2002Inventors: Chen-Chiu Hsue, Shyh-Dar Lee, Tzu-Kun Ku, Lung Chen