Patents by Inventor Si-Young Choi

Si-Young Choi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150137325
    Abstract: Provided is a semiconductor device. The semiconductor device includes a passivation layer defining a metal pattern on a first surface of a substrate, an inter-layer insulating layer disposed on a second surface of the substrate, and a piezoelectric pattern formed between the metal pattern and the passivation layer on the first surface of the substrate. A through-silicon-via and/or a pad can be directly bonded to another through-silicon-via and/or another pad by applying pressure only, and without performing a heat process.
    Type: Application
    Filed: July 11, 2014
    Publication date: May 21, 2015
    Inventors: Yi-Koan HONG, Byung-Lyul PARK, Ji-Soon PARK, Si-Young CHOI
  • Publication number: 20150097251
    Abstract: Semiconductor devices may include a semiconductor substrate with a first semiconductor fin aligned end-to-end with a second semiconductor with a recess between facing ends of the first and second semiconductor fins. A first insulator pattern is formed adjacent sidewalls of the first and second semiconductor fins and a second insulator pattern is formed within the first recess. The second insulator pattern may have a top surface higher than a top surface of the first insulator pattern, such as to the height of the top surface of the fins (or higher or lower). First and second gates extend along sidewalls and a top surface of the first semiconductor fin. A dummy gate electrode may be formed on the top surface of the second insulator. Methods for manufacture of the same and modifications are also disclosed.
    Type: Application
    Filed: December 12, 2014
    Publication date: April 9, 2015
    Inventors: Byoung-Ho KWON, Cheol KIM, Ho-Young KIM, Se-Jung PARK, Myeong-Cheol KIM, Bo-Kyeong KANG, Bo-Un YOON, Jae-Kwang CHOI, Si-Young CHOI, Suk-Hoon JEONG, Geum-Jung SEONG, Hee-Don JEONG, Yong-Joon CHOI, Ji-Eun HAN
  • Publication number: 20150076617
    Abstract: Methods of forming patterns of a semiconductor device are provided. The methods may include forming a hard mask film on a semiconductor substrate. The methods may include forming first and second sacrificial film patterns that are spaced apart from each other on the hard mask film. The methods may include forming a first spacer on opposing sidewalls of the first sacrificial film pattern and a second spacer on opposing sidewalls of the second sacrificial film pattern. The methods may include removing the first and second sacrificial film patterns. The methods may include trimming the second spacer such that a line width of the second spacer becomes smaller than a line width of the first spacer. The methods may include forming first and second hard mask film patterns by etching the hard mask film using the first spacer and the trimmed second spacer as an etch mask.
    Type: Application
    Filed: November 20, 2014
    Publication date: March 19, 2015
    Inventors: Myeong-Cheol Kim, Il-Sup Kim, Cheol Kim, Jong-Chan Shin, Jong-Wook Lee, Choong-Ho Lee, Si-Young Choi, Jong-Seo Hong
  • Patent number: 8916460
    Abstract: Semiconductor devices may include a semiconductor substrate with a first semiconductor fin aligned end-to-end with a second semiconductor with a recess between facing ends of the first and second semiconductor fins. A first insulator pattern is formed adjacent sidewalls of the first and second semiconductor fins and a second insulator pattern is formed within the first recess. The second insulator pattern may have a top surface higher than a top surface of the first insulator pattern, such as to the height of the top surface of the fins (or higher or lower). First and second gates extend along sidewalls and a top surface of the first semiconductor fin. A dummy gate electrode may be formed on the top surface of the second insulator. Methods for manufacture of the same and modifications are also disclosed.
    Type: Grant
    Filed: May 5, 2014
    Date of Patent: December 23, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byoung-Ho Kwon, Cheol Kim, Ho-Young Kim, Se-Jung Park, Myeong-Cheol Kim, Bo-Kyeong Kang, Bo-Un Yoon, Jae-Kwang Choi, Si-Young Choi, Suk-Hoon Jeong, Geum-Jung Seong, Hee-Don Jeong, Yong-Joon Choi, Ji-Eun Han
  • Patent number: 8906757
    Abstract: Methods of forming patterns of a semiconductor device are provided. The methods may include forming a hard mask film on a semiconductor substrate. The methods may include forming first and second sacrificial film patterns that are spaced apart from each other on the hard mask film. The methods may include forming a first spacer on opposing sidewalls of the first sacrificial film pattern and a second spacer on opposing sidewalls of the second sacrificial film pattern. The methods may include removing the first and second sacrificial film patterns. The methods may include trimming the second spacer such that a line width of the second spacer becomes smaller than a line width of the first spacer. The methods may include forming first and second hard mask film patterns by etching the hard mask film using the first spacer and the trimmed second spacer as an etch mask.
    Type: Grant
    Filed: November 12, 2012
    Date of Patent: December 9, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myeong-Cheol Kim, Il-Sup Kim, Cheol Kim, Jong-Chan Shin, Jong-Wook Lee, Choong-Ho Lee, Si-Young Choi, Jong-Seo Hong
  • Patent number: 8871104
    Abstract: A method of forming a pattern includes forming a plurality of target patterns, forming a plurality of pitch violating patterns that make contact with the plurality of target patterns and are disposed between the plurality of target patterns, classifying the plurality of pitch violating patterns into a first region and a second region adjacent to the first region, and forming an initial pattern corresponding to one of the first region and the second region.
    Type: Grant
    Filed: August 30, 2011
    Date of Patent: October 28, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-woon Park, Hyun-jong Lee, Si-young Choi, Yong-kug Bae
  • Patent number: 8803051
    Abstract: A microwave oven includes a cavity having a cooking chamber; a magnetron oscillating microwave radiation used for cooking food in the cooking chamber; and a plurality of radiation openings through which the microwave radiation is radiated into the cooking chamber, each of the radiation openings having a length in a direction where the microwave radiation is guided by a waveguide, the length being greater or less than ?/4.
    Type: Grant
    Filed: April 1, 2009
    Date of Patent: August 12, 2014
    Assignee: LG Electronics Inc.
    Inventors: Sang-Ryul Lee, Kyu-Young Kim, Jae-Myung Chin, Dong-Han Kim, Si-Young Choi, Sung-Ho Choi
  • Patent number: 8691649
    Abstract: In methods of manufacturing a recessed channel array transistor, a recess may be formed in an active region of a substrate. A plasma oxidation process may be performed on the substrate to form a preliminary gate oxide layer on an inner surface of the recess and an upper surface of the substrate. Moistures may be absorbed in a surface of the preliminary gate oxide layer to form a gate oxide layer. A gate electrode may be formed on the gate oxide layer to fill up the recess. Source/drain regions may be formed in an upper surface of the substrate at both sides of the gate electrode. Thus, the oxide layer may have a uniform thickness distribution and a dense structure.
    Type: Grant
    Filed: June 2, 2011
    Date of Patent: April 8, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tai-Su Park, Jung-Sup Oh, Gun-Joong Lee, Jung-Soo An, Dong-Kyu Lee, Jung-Geun Park, Jeong-Do Ryu, Dong-Chan Kim, Seong-Hoon Jeong, Si-Young Choi, Yu-Gyun Shin, Jong-Ryeol Yoo, Jong-Hoon Kang
  • Patent number: 8598498
    Abstract: Provided are a cooker and a method for controlling the same. Levels driven by a plurality of heat sources are controlled by input driving levels of all the heat sources received by an input unit. Accordingly, there is an advantage in that foods are more swiftly cooked by the plurality of heat sources.
    Type: Grant
    Filed: April 3, 2009
    Date of Patent: December 3, 2013
    Assignee: LG Electronics Inc.
    Inventors: Sang-Ryul Lee, Kyu-Young Kim, Jae-Myung Chin, Dong-Han Kim, Si-Young Choi, Sung-Ho Choi
  • Patent number: 8592104
    Abstract: A mask for forming patterns of a semiconductor device is provided. The mask includes first and second main patterns disposed to be spaced apart from each other about a cross point and extending in first and second directions different from each other, a third main pattern disposed spaced apart from the first and second main patterns while being disposed between the first and second main patterns so as to overlap the cross point, and at least one auxiliary pattern spaced apart from the third main pattern in the periphery of a portion of the third main pattern, which is not adjacent with the first and second main patterns.
    Type: Grant
    Filed: September 2, 2011
    Date of Patent: November 26, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yun-Suk Nam, Si-Young Choi, Yong-Kug Bae
  • Patent number: 8546735
    Abstract: A microwave oven is provided. A barrier member prevents airflow provided by a fan assembly from being introduced again to the fan assembly. A separation member divides the airflow provided by the fan assembly to cool a first component and a second component. Thus, the components are efficiently cooled.
    Type: Grant
    Filed: November 20, 2008
    Date of Patent: October 1, 2013
    Assignee: LG Electronics Inc.
    Inventors: Sung-Ho Choi, Kyu-Young Kim, Jae-Myung Chin, Sang-Ryul Lee, Dong-Han Kim, Si-Young Choi
  • Patent number: 8523558
    Abstract: An injection mold (1) may include: an outer block (100) that is mounted and fixed to an injection molding machine and divided into an upper mold (110) and a lower mold (120), an inner block (200) composed of an upper block (230) and a lower block (220) that are replaceably mounted on the upper mold (110) and the lower mold (120), respectively; a metal core (300) mounted in the inner block (200) and has a cavity (310) for forming a molded product (10) with a molded portion having a size of tens to hundreds of micrometers; an ejector (400) coupled to the inner block (200) and removes the molded product (10) in the cavity (310) by moving straight; a driving unit (500) disposed inside the lower mold (120) is moved up/down by hydraulic pressure or pneumatic pressure supplied from the outside, and drives the ejector (400).
    Type: Grant
    Filed: May 17, 2011
    Date of Patent: September 3, 2013
    Assignee: Korea Institute of Machinery & Materials
    Inventors: Jae Ho Jeon, Si Young Choi
  • Patent number: 8501611
    Abstract: Methods of forming integrated circuit devices include forming an electrically conductive layer containing silicon on a substrate and forming a mask pattern on the electrically conductive layer. The electrically conductive layer is selectively etched to define a first sidewall thereon, using the mask pattern as an etching mask. The first sidewall of the electrically conductive layer may be exposed to a nitrogen plasma to thereby form a first silicon nitride layer on the first sidewall. The electrically conductive layer is then selectively etched again to expose a second sidewall thereon that is free of the first silicon nitride layer. The mask pattern may be used again as an etching mask during this second step of selectively etching the electrically conductive layer.
    Type: Grant
    Filed: July 17, 2012
    Date of Patent: August 6, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeong-Do Ryu, Si-Young Choi, Yu-Gyun Shin, Tai-Su Park, Dong-Chan Kim, Jong-Ryeol Yoo, Seong-Hoon Jeong, Jong-Hoon Kang
  • Patent number: 8487224
    Abstract: A microwave oven is provided. A reinforcing part is provided to a multi-hole part for transferring the heat of a heater to a cooking chamber. This prevents deformation of the multi-hole part due to the heat of the heater.
    Type: Grant
    Filed: November 17, 2008
    Date of Patent: July 16, 2013
    Assignee: LG Electronics Inc.
    Inventors: Sung-Ho Choi, Kyu-Young Kim, Jae-Myung Chin, Sang-Ryul Lee, Dong-Han Kim, Si-Young Choi
  • Patent number: 8460999
    Abstract: A nonvolatile memory device may include: a tunnel insulating layer on a semiconductor substrate; a charge storage layer on the tunnel insulating layer; a blocking insulating layer on the charge storage layer; and a control gate electrode on the blocking insulating layer. The tunnel insulating layer may include a first tunnel insulating layer and a second tunnel insulating layer. The first tunnel insulating layer and the second tunnel insulating layer may be sequentially stacked on the semiconductor substrate. The second tunnel insulating layer may have a larger band gap than the first tunnel insulating layer. A method for fabricating a nonvolatile memory device may include: forming a tunnel insulating layer on a semiconductor substrate; forming a charge storage layer on the tunnel insulating layer; forming a blocking insulating layer on the charge storage layer; and forming a control gate electrode on the blocking insulating layer.
    Type: Grant
    Filed: May 31, 2011
    Date of Patent: June 11, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jae Baik, Hong-Suk Kim, Si-Young Choi, Ki-Hyun Hwang, Sang-Jin Hyun
  • Patent number: 8461500
    Abstract: A microwave oven is provided. A component generating relatively high temperature heat and a component generating a relatively low temperature heat are cooled by airflow divided and provided by a cooling part, thereby improving operation reliability and durability of a product.
    Type: Grant
    Filed: November 17, 2008
    Date of Patent: June 11, 2013
    Assignee: LG Electronics Inc.
    Inventors: Sung-Ho Choi, Kyu-Young Kim, Jae-Myung Chin, Sang-Ryul Lee, Dong-Han Kim, Si-Young Choi
  • Publication number: 20130052296
    Abstract: An injection mold (1) may include: an outer block (100) that is mounted and fixed to an injection molding machine and divided into an upper mold (110) and a lower mold (120), an inner block (200) composed of an upper block (230) and a lower block (220) that are replaceably mounted on the upper mold (110) and the lower mold (120), respectively; a metal core (300) mounted in the inner block (200) and has a cavity (310) for forming a molded product (10) with a molded portion having a size of tens to hundreds of micrometers; an ejector (400) coupled to the inner block (200) and removes the molded product (10) in the cavity (310) by moving straight; a driving unit (500) disposed inside the lower mold (120) is moved up/down by hydraulic pressure or pneumatic pressure supplied from the outside, and drives the ejector (400).
    Type: Application
    Filed: May 17, 2011
    Publication date: February 28, 2013
    Applicant: KOREA INSTITUTE OF MACHINERY & MATERIALS
    Inventors: Jae Ho Jeon, Si Young Choi
  • Patent number: 8373165
    Abstract: A method of fabricating a semiconductor integrated circuit includes forming a first dielectric layer on a semiconductor substrate, patterning the first dielectric layer to form a first patterned dielectric layer, forming a non-single crystal seed layer on the first patterned dielectric layer, removing a portion of the seed layer to form a patterned seed layer, forming a second dielectric layer on the first patterned dielectric layer and the patterned seed layer, removing portions of the second dielectric layer to form a second patterned dielectric layer, irradiating the patterned seed layer to single-crystallize the patterned seed layer, removing portions of the first patterned dielectric layer and the second patterned dielectric layer such that the single-crystallized seed layer protrudes in the vertical direction with respect to the first and/or the second patterned dielectric layer, and forming a gate electrode in contact with the single-crystal active pattern.
    Type: Grant
    Filed: January 5, 2012
    Date of Patent: February 12, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-hoon Son, Si-young Choi, Jong-wook Lee
  • Patent number: 8330207
    Abstract: A flash memory device including a lower tunnel insulation layer on a substrate, an upper tunnel insulation layer on the lower tunnel insulation layer, and a P-type gate on the upper tunnel insulation layer, wherein the upper tunnel insulation layer includes an amorphous oxide layer.
    Type: Grant
    Filed: January 4, 2008
    Date of Patent: December 11, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-kweon Baek, Sang-ryol Yang, Si-young Choi, Bon-young Koo, Ki-hyun Hwang, Jin-tae Noh
  • Patent number: 8324043
    Abstract: Methods of manufacturing semiconductor devices may include forming a first layer on a first active region (P-channel FET), forming a second layer on a second active region (N-channel FET), the first and second layers including a silicon germanium (SiGe) epitaxial layer sequentially stacked on a silicon (Si) epitaxial layer, forming a first contact hole in an interlayer insulating film including a first lower region exposing the SiGe epitaxial layer of the first layer, forming a second contact hole in the interlayer insulating film including a second lower region penetrating through the SiGe epitaxial layer of the second layer and exposing the Si epitaxial layer of the second layer, forming a first metal silicide film including germanium (Ge) in the first lower region, forming a second metal silicide film not including Ge in the second lower region simultaneously with the forming of the first metal silicide film.
    Type: Grant
    Filed: September 8, 2011
    Date of Patent: December 4, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-bum Kim, Si-young Choi, Hyung-ik Lee, Ki-hong Kim, Yong-koo Kyoung