Patents by Inventor Sung-bong Kim

Sung-bong Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7405450
    Abstract: Semiconductor devices that include a semiconductor substrate and a gate line are provided. The gate line is on the semiconductor substrate and includes a gate insulation pattern and a gate electrode which are stacked on the substrate in the order named. A spacer is on a sidewall of the gate line. A conductive line pattern is on the gate line. The conductive line pattern is parallel with the gate line and is electrically connected to the gate electrode.
    Type: Grant
    Filed: February 12, 2004
    Date of Patent: July 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-Ho Lyu, Soon-moon Jung, Sung-bong Kim, Hoon Lim, Won-Seok Cho
  • Patent number: 7385260
    Abstract: The present invention provides a semiconductor device having a silicide thin film and method of forming the same. A semiconductor device comprises a gate insulation layer formed on an active region of a semiconductor substrate. A gate electrode is formed on the gate insulation layer. An impurity region is formed in the active region adjacent the gate electrode. A silicide thin film such as a cobalt silicide thin film is formed to a thickness of less than approximately 200 ? in the impurity region.
    Type: Grant
    Filed: April 21, 2004
    Date of Patent: June 10, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyung-Shin Kwon, Joon-Yong Joo, Kwang-Ok Koh, Sung-Bong Kim
  • Publication number: 20080089679
    Abstract: Provided is an iris for a photographing apparatus. The iris includes a plate, a plurality of iris wings, a motor, and a filter unit. The plate includes a transmission hole therein. The plurality of iris wings are movably provided on one side of the plate. The motor provides power used to move the iris wings. The filter unit is provided inside the iris wings to control an amount of transmitted light that passes through the transmission hole, and the filter unit is at least portions of the iris wings.
    Type: Application
    Filed: May 7, 2007
    Publication date: April 17, 2008
    Inventors: Sung Bong Kim, Woo Seong Tak, Se Woong Park
  • Patent number: 7312144
    Abstract: An interconnection structure is provided by forming a first damascene interconnect structure that directly connects a first active area in a substrate, a first conductive line on the substrate and/or a first electrode on the substrate with a second active area in the substrate, a second conductive line on the substrate and/or a second electrode on the substrate. A second damascene interconnect structure may directly connect the first active area, the first conductive line and/or the first electrode to the second active area, the second conductive line and/or the second electrode.
    Type: Grant
    Filed: September 2, 2004
    Date of Patent: December 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Seok Cho, Soon-Moon Jung, Sung-Bong Kim, Hyung-Shin Kwon
  • Publication number: 20070293030
    Abstract: The present invention provides a semiconductor device having a silicide thin film and method of forming the same. A semiconductor device comprises a gate insulation layer formed on an active region of a semiconductor substrate. A gate electrode is formed on the gate insulation layer. An impurity region is formed in the active region adjacent the gate electrode. A silicide thin film such as a cobalt silicide thin film is formed to a thickness of less than approximately 200 ? in the impurity region.
    Type: Application
    Filed: August 27, 2007
    Publication date: December 20, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-Shin KWON, Joon-Yong JOO, Kwang-Ok KOH, Sung-Bong KIM
  • Publication number: 20070290280
    Abstract: The present invention provides a semiconductor device having a silicide thin film and method of forming the same. A semiconductor device comprises a gate insulation layer formed on an active region of a semiconductor substrate. A gate electrode is formed on the gate insulation layer. An impurity region is formed in the active region adjacent the gate electrode. A silicide thin film such as a cobalt silicide thin film is formed to a thickness of less than approximately 200 ? in the impurity region.
    Type: Application
    Filed: August 27, 2007
    Publication date: December 20, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-Shin KWON, Joon-Yong JOO, Kwang-Ok KOH, Sung-Bong KIM
  • Publication number: 20070181880
    Abstract: A semiconductor device includes a conductive layer formed on a semiconductor substrate. An insulation layer is formed on the conductive layer and includes an opening defined therein that exposes the conductive layer. A semiconductor pattern is formed on the insulation layer and is electrically connected to the conductive layer through the opening. A transistor is formed on the semiconductor pattern.
    Type: Application
    Filed: February 8, 2007
    Publication date: August 9, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Sung-Bong KIM
  • Publication number: 20070122970
    Abstract: A memory device, such as a DRAM, SRAM or non-volatile memory device, includes a substrate, a gate electrode disposed on the substrate, and source and drain regions in the substrate adjacent respective first and second sidewalls of the gate electrode. First and second sidewall spacers are disposed on respective ones of the first and second sidewalls of the gate electrode. The first and second sidewall spacers have different dielectric constants. The first and second sidewall spacers may be substantially symmetrical and/or have substantially the same thickness.
    Type: Application
    Filed: January 24, 2007
    Publication date: May 31, 2007
    Inventors: Gyu-chul Kim, Sung-bong Kim
  • Patent number: 7183662
    Abstract: A memory device, such as a DRAM, SRAM or non-volatile memory device, includes a substrate, a gate electrode disposed on the substrate, and source and drain regions in the substrate adjacent respective first and second sidewalls of the gate electrode. First and second sidewall spacers are disposed on respective ones of the first and second sidewalls of the gate electrode. The first and second sidewall spacers have different dielectric constants. The first and second sidewall spacers may be substantially symmetrical and/or have substantially the same thickness.
    Type: Grant
    Filed: August 5, 2004
    Date of Patent: February 27, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Gyu-chul Kim, Sung-bong Kim
  • Publication number: 20060270138
    Abstract: A transistor includes a substrate and a device isolation layer that is formed on the substrate to define an active region. A gate pattern crosses over the active region. A gate insulation layer is interposed between the gate pattern and the active region. Source and drain regions are formed in the active region adjacent to respective sides of the gate pattern. A channel region is disposed in the active region between the source and drain regions. The channel region includes a recessed portion.
    Type: Application
    Filed: August 7, 2006
    Publication date: November 30, 2006
    Inventors: Young-Chul Jang, Sung-Bong Kim, Hoon Lim, Soon-Moon Jung
  • Patent number: 7141851
    Abstract: A transistor includes a substrate and a device isolation layer that is formed on the substrate to define an active region. A gate pattern crosses over the active region. A gate insulation layer is interposed between the gate pattern and the active region. Source and drain regions are formed in the active region adjacent to respective sides of the gate pattern. A channel region is disposed in the active region between the source and drain regions. The channel region includes a recessed portion.
    Type: Grant
    Filed: August 20, 2004
    Date of Patent: November 28, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Chul Jang, Sung-Bong Kim, Hoon Lim, Soon-Moon Jung
  • Patent number: 6989867
    Abstract: A controlling method for a CCD camera in which a photographing area is divided into a number of cell regions, the illumination of each cell regions is detected, and the photographing mode of a camera is switched to a daytime or nighttime mode on the basis of the detected illumination so that an optimum image is photographed, even under conditions where the illumination of a certain position and the total illumination condition of what is photographed changes irregularly.
    Type: Grant
    Filed: July 6, 2001
    Date of Patent: January 24, 2006
    Assignee: LG Electronics Inc.
    Inventor: Sung Bong Kim
  • Patent number: 6870231
    Abstract: SRAM cells and devices are provided. The SRAM cells may share connections with neighboring cells, including ground, power supply voltage and/or bit line connections. SRAM cells and devices are also provided that include first and second active regions disposed at a semiconductor substrate. Parallel first and second gate electrodes cross over the first and second active regions. One end of the first active region adjacent to the first gate electrode is electrically connected to the second active region adjacent to the first gate electrode through a first node line parallel to the first gate electrode, and the other end of the first active region adjacent to the second gate electrode is electrically connected to the second active region adjacent to the second gate electrode through a second node line parallel to the second gate electrode.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: March 22, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Bong Kim, Soon-Moon Jung, Jae-Kyun Park
  • Publication number: 20050051852
    Abstract: A memory device, such as a DRAM, SRAM or non-volatile memory device, includes a substrate, a gate electrode disposed on the substrate, and source and drain regions in the substrate adjacent respective first and second sidewalls of the gate electrode. First and second sidewall spacers are disposed on respective ones of the first and second sidewalls of the gate electrode. The first and second sidewall spacers have different dielectric constants. The first and second sidewall spacers may be substantially symmetrical and/or have substantially the same thickness.
    Type: Application
    Filed: August 5, 2004
    Publication date: March 10, 2005
    Inventors: Gyu-chul Kim, Sung-bong Kim
  • Publication number: 20050040475
    Abstract: A transistor includes a substrate and a device isolation layer that is formed on the substrate to define an active region. A gate pattern crosses over the active region. A gate insulation layer is interposed between the gate pattern and the active region. Source and drain regions are formed in the active region adjacent to respective sides of the gate pattern. A channel region is disposed in the active region between the source and drain regions. The channel region includes a recessed portion.
    Type: Application
    Filed: August 20, 2004
    Publication date: February 24, 2005
    Inventors: Young-Chul Jang, Sung-Bong Kim, Hoon Lim, Soon-Moon Jung
  • Publication number: 20050029664
    Abstract: An interconnection structure is provided by forming a first damascene interconnect structure that directly connects a first active area in a substrate, a first conductive line on the substrate and/or a first electrode on the substrate with a second active area in the substrate, a second conductive line on the substrate and/or a second electrode on the substrate. A second damascene interconnect structure may directly connect the first active area, the first conductive line and/or the first electrode to the second active area, the second conductive line and/or the second electrode.
    Type: Application
    Filed: September 2, 2004
    Publication date: February 10, 2005
    Inventors: Won-Seok Cho, Soon-Moon Jung, Sung-Bong Kim, Hyung-Shin Kwon
  • Patent number: 6828210
    Abstract: A method of forming a trench isolation in a semiconductor substrate is described, which comprises the steps of forming a trench on the substrate, forming a diffusion barrier insulating layer, forming a thermal oxide layer both sidewall and bottom of the trench contacted with the diffusion barrier insulating layer, forming a nitride liner, and forming trench isolation material to fill the trench. A multi-structure of the barrier layer and the thermal oxide layer is provided between the nitride liner and the trench, resulting in minimization of transistor characteristic deterioration. A thin thermal oxide layer is formed to achieve improved trench etching profile.
    Type: Grant
    Filed: February 22, 2002
    Date of Patent: December 7, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Do-Hyung Kim, Sung-Bong Kim, Jung-In Hong
  • Patent number: 6806180
    Abstract: An interconnection structure is provided by foiling a first damascene interconnect structure that directly connects a first active area in a substrate, a first conductive line on the substrate and/or a first electrode on the substrate with a second active area in the substrate, a second conductive line on the substrate and/or a second electrode on the substrate. A second damascene interconnect structure may directly connect the first active area, the first conductive line and/or the first electrode to the second active area, the second conductive line and/or the second electrode.
    Type: Grant
    Filed: April 30, 2003
    Date of Patent: October 19, 2004
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Won-Seok Cho, Soon-Moon Jung, Sung-Bong Kim, Hyung-Shin Kwon
  • Publication number: 20040198032
    Abstract: The present invention provides a semiconductor device having a silicide thin film and method of forming the same. A semiconductor device comprises a gate insulation layer formed on an active region of a semiconductor substrate. A gate electrode is formed on the gate insulation layer. An impurity region is formed in the active region adjacent the gate electrode. A silicide thin film such as a cobalt silicide thin film is formed to a thickness of less than approximately 200 Å in the impurity region.
    Type: Application
    Filed: April 21, 2004
    Publication date: October 7, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyung-Shin Kwon, Joon-Yong Joo, Kwang-Ok Koh, Sung-Bong Kim
  • Publication number: 20040173825
    Abstract: Semiconductor devices that include a semiconductor substrate and a gate line are provided. The gate line is on the semiconductor substrate and includes a gate insulation pattern and a gate electrode which are stacked on the substrate in the order named. A spacer is on a sidewall of the gate line. A conductive line pattern is on the gate line. The conductive line pattern is parallel with the gate line and is electrically connected to the gate electrode.
    Type: Application
    Filed: February 12, 2004
    Publication date: September 9, 2004
    Inventors: Guy-ho Lyu, Soon-moon Jung, Sung-bong Kim, Hoon Lim, Won-Seok Cho