Patents by Inventor Tae-Seong Kim

Tae-Seong Kim has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11076485
    Abstract: A component mounting board includes first and second substrates, a connection substrate, an interposer, and an electronic component. The first substrate has first and second surfaces opposing each other, a first side surface between the first and second surfaces, and a first signal pattern. The second substrate is disposed on the first substrate, has third and fourth surfaces opposing each other and a second side surface between the third and fourth surfaces, and includes a second signal pattern. The connection substrate is bent to connect the first and second side surfaces, and the interposer is disposed between the first and third surfaces and electrically connects the first and second signal patterns. The electronic component is mounted on at least one of the first to fourth surfaces.
    Type: Grant
    Filed: April 24, 2020
    Date of Patent: July 27, 2021
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Tae Seong Kim, Yun Je Ji, Ho Kwon Yoon, Yong Hoon Kim
  • Patent number: 11069597
    Abstract: Semiconductor chips and methods of manufacturing the same are provided. The semiconductor chip includes a substrate, an interlayer insulation layer including a bottom interlayer insulation layer on an upper surface of the substrate and a top interlayer insulation layer on the bottom interlayer insulation layer, an etch stop layer between the bottom interlayer insulation layer and the top interlayer insulation layer, a landing pad on the interlayer insulation layer, and a through via connected to the landing pad through the substrate, the interlayer insulation layer, and the etch stop layer. The etch stop layer is isolated from direct contact with the landing pad.
    Type: Grant
    Filed: March 27, 2019
    Date of Patent: July 20, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-suk Lee, Hak-seung Lee, Dong-chan Lim, Tae-seong Kim, Kwang-jin Moon
  • Patent number: 11043445
    Abstract: A semiconductor device is provided. The semiconductor device includes a first insulating interlayer disposed on a first surface of a substrate; a pad pattern disposed on a lower surface of the first insulating interlayer, the pad pattern including a first copper pattern; and a through silicon via passing through the substrate and the first insulating interlayer, and contacting the first copper pattern of the pad pattern. The through silicon via includes a first portion passing through the substrate and the first insulating interlayer, and a second portion under the first portion and extending to a portion of the first copper pattern in the pad pattern. A boundary of the through silicon via has a bent portion between the first portion and the second portion.
    Type: Grant
    Filed: April 17, 2019
    Date of Patent: June 22, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-Bin Seo, Su-Jeong Park, Tae-Seong Kim, Kwang-Jin Moon, Dong-Chan Lim, Ju-Il Choi
  • Publication number: 20210183822
    Abstract: A semiconductor package includes a first semiconductor chip and a second semiconductor chip stacked on the first semiconductor chip. The first semiconductor chip includes a substrate having a first via hole, an insulation interlayer formed on the substrate and having a first bonding pad in an outer surface thereof and a second via hole connected to the first via hole and exposing the first bonding pad, and a plug structure formed within the first and second via holes to be connected to the first bonding pad. The second semiconductor chip includes a second bonding pad bonded to the plug structure which is exposed from a surface of the substrate of the first semiconductor chip.
    Type: Application
    Filed: March 2, 2021
    Publication date: June 17, 2021
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-Seung LEE, Kwang-Jin Moon, Tae-Seong Kim, Dae-Suk Lee, Dong-Chan Lim
  • Publication number: 20210185821
    Abstract: An electronic component embedded substrate includes a core member including a first wiring layer, a first insulating layer covering the first wiring layer and having a first through-portion, a second wiring layer disposed on the first insulating layer, and a second insulating layer disposed on the first insulating layer and having a second through-portion exposing at least a portion of the second wiring layer; a first electronic component disposed in the first through-portion; a second electronic component disposed in the second through-portion; and an insulating resin covering at least a portion of each of the first electronic component and the second electronic component. The second wiring layer includes a first wiring pattern having a portion covered with the second insulating layer, and a second wiring pattern having a portion covered with the insulating resin. The second electronic component is connected to the second wiring pattern.
    Type: Application
    Filed: February 27, 2020
    Publication date: June 17, 2021
    Inventors: Sang Yoon Lee, Tae Seong Kim
  • Patent number: 11039537
    Abstract: An electronic component embedded substrate includes a core member including a first wiring layer, a first insulating layer covering the first wiring layer and having a first through-portion, a second wiring layer disposed on the first insulating layer, and a second insulating layer disposed on the first insulating layer and having a second through-portion exposing at least a portion of the second wiring layer; a first electronic component disposed in the first through-portion; a second electronic component disposed in the second through-portion; and an insulating resin covering at least a portion of each of the first electronic component and the second electronic component. The second wiring layer includes a first wiring pattern having a portion covered with the second insulating layer, and a second wiring pattern having a portion covered with the insulating resin. The second electronic component is connected to the second wiring pattern.
    Type: Grant
    Filed: February 27, 2020
    Date of Patent: June 15, 2021
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Sang Yoon Lee, Tae Seong Kim
  • Publication number: 20210175627
    Abstract: An antenna substrate and an antenna module including the same are provided. The antenna substrate includes an antenna unit including first and second pattern layers adjacent to each other and disposed on different levels and a first insulating layer providing a first insulating region between the first and second pattern layers, and a feed unit including third and fourth pattern layers adjacent to each other and disposed on different levels and a second insulating layer providing a second insulating region between the third and fourth pattern layers. Each of the first and second pattern layers includes an antenna pattern, and each of the third and fourth pattern layers includes a feed pattern. The antenna unit is disposed on the feed unit. The first insulating region is thicker than the second insulating region.
    Type: Application
    Filed: February 12, 2020
    Publication date: June 10, 2021
    Inventors: Moon Hee YI, Tae Seong KIM
  • Publication number: 20210175176
    Abstract: A package substrate, including a substrate, a first structure disposed on the substrate and having a first through-portion, a first wiring layer disposed in the first through-portion on the substrate, a first insulating layer disposed in the first through-portion on the substrate and covering at least a portion of the first wiring layer, and a second wiring layer disposed on the first insulating layer, and a multi-chip package, including the package substrate, are provided.
    Type: Application
    Filed: February 27, 2020
    Publication date: June 10, 2021
    Inventors: Yun Je Ji, Tae Seong Kim
  • Publication number: 20210136916
    Abstract: A component mounting board includes first and second substrates, a connection substrate, an interposer, and an electronic component. The first substrate has first and second surfaces opposing each other, a first side surface between the first and second surfaces, and a first signal pattern. The second substrate is disposed on the first substrate, has third and fourth surfaces opposing each other and a second side surface between the third and fourth surfaces, and includes a second signal pattern. The connection substrate is bent to connect the first and second side surfaces, and the interposer is disposed between the first and third surfaces and electrically connects the first and second signal patterns. The electronic component is mounted on at least one of the first to fourth surfaces.
    Type: Application
    Filed: April 24, 2020
    Publication date: May 6, 2021
    Inventors: Tae Seong Kim, Yun Je Ji, Ho Kwon Yoon, Yong Hoon Kim
  • Publication number: 20210127494
    Abstract: A printed circuit board includes a first core layer having a first coil pattern disposed on one surface of the first core layer, a second core layer disposed on the one surface of the first core layer and having a first recess, a first magnetic member disposed in the first recess and including a first magnetic layer, a first insulating layer disposed between the first and second core layers, and a second insulating layer disposed on the second core layer, covering at least a portion of the first magnetic member, and disposed in at least a portion of the first recess.
    Type: Application
    Filed: February 19, 2020
    Publication date: April 29, 2021
    Inventors: Jae Woong CHOI, Ki Jung SUNG, Tae Seong KIM
  • Patent number: 10980125
    Abstract: A printed circuit board includes a first core layer having a first coil pattern disposed on one surface of the first core layer, a second core layer disposed on the one surface of the first core layer and having a first recess, a first magnetic member disposed in the first recess and including a first magnetic layer, a first insulating layer disposed between the first and second core layers, and a second insulating layer disposed on the second core layer, covering at least a portion of the first magnetic member, and disposed in at least a portion of the first recess.
    Type: Grant
    Filed: February 19, 2020
    Date of Patent: April 13, 2021
    Assignee: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Jae Woong Choi, Ki Jung Sung, Tae Seong Kim
  • Publication number: 20210100104
    Abstract: A printed circuit board includes a core layer having a first through-portion, a coil structure disposed in the first through-portion and comprising a support member, a first coil pattern in a planar spiral form disposed on one surface of the support member, and a body comprising a magnetic substance, wherein the support member and the first coil pattern are accommodated in the body, a first build-up layer covering at least a portion the core layer and disposed in at least a portion of the first through-portion, a first wiring layer disposed on one surface of the first build-up layer, and a first via layer passing through at least a portion of the first build-up layer and connected to the first wiring layer. The first via layer comprises a first wiring via connecting at least a portion of the first wiring layer to the first coil pattern.
    Type: Application
    Filed: December 27, 2019
    Publication date: April 1, 2021
    Inventors: Ki Jung SUNG, Tae Seong KIM, Jae Woong CHOI
  • Publication number: 20210100105
    Abstract: A printed circuit board includes a core layer having a through portion, a magnetic member disposed in the through portion and comprising a magnetic layer, a first coil pattern attached to one surface of the magnetic layer via an adhesive, and a first build-up layer covering at least a portion of the core layer, at least a portion of the magnetic member, and at least a portion of the first coil pattern, and disposed in at least a portion of the through portion.
    Type: Application
    Filed: December 27, 2019
    Publication date: April 1, 2021
    Inventors: Ki Jung Sung, Tae Seong Kim, Jae Woong Choi
  • Patent number: 10950578
    Abstract: A semiconductor package includes a first semiconductor chip and a second semiconductor chip stacked on the first semiconductor chip. The first semiconductor chip includes a substrate having a first via hole, an insulation interlayer formed on the substrate and having a first bonding pad in an outer surface thereof and a second via hole connected to the first via hole and exposing the first bonding pad, and a plug structure formed within the first and second via holes to be connected to the first bonding pad. The second semiconductor chip includes a second bonding pad bonded to the plug structure which is exposed from a surface of the substrate of the first semiconductor chip.
    Type: Grant
    Filed: June 4, 2019
    Date of Patent: March 16, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-Seung Lee, Kwang-Jin Moon, Tae-Seong Kim, Dae-Suk Lee, Dong-Chan Lim
  • Publication number: 20210068261
    Abstract: A printed circuit board includes a coreless substrate including an insulating body and a plurality of core wiring layers disposed on or within the insulating body, a build-up insulating layer covering at least a portion of each of an upper surface and a lower surface of the coreless substrate, and a build-up wiring layer disposed on at least one of an upper surface and a lower surface of the build-up insulating layer. A through-opening penetrates through the insulating body and is configured to receive an electronic component therein, and the first build-up insulating layer extends into the through-opening to embed the electronic component.
    Type: Application
    Filed: April 7, 2020
    Publication date: March 4, 2021
    Inventors: Young Il Cho, Yong Ho Baek, Sang Min Lee, Jae Min Choi, Tae Seong Kim
  • Publication number: 20210027823
    Abstract: Magnetic junction memory devices and methods for writing data to memory devices are provided. The magnetic junction memory device includes a first memory bank including first magnetic junction memory cells, a first local write driver adjacent to the first memory bank, connected to global data lines, the first local write driver configured to write data to the first magnetic junction memory cells via local data lines, a second memory bank adjacent to the first memory bank and including second magnetic junction memory cells, a second local write driver adjacent to the second memory bank, connected to the global data lines, the second local write driver configured to write data to the second magnetic junction memory cells via local data lines, and a global write driver configured to provide first and second write data to the first and second local write driver, respectively, via the global data lines.
    Type: Application
    Filed: April 14, 2020
    Publication date: January 28, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Chan Kyung KIM, Ji Yean KIM, Hyun Taek JUNG, Ji Eun KIM, Tae Seong KIM, Sang-Hoon JUNG, Jae Wook JOO
  • Publication number: 20210020692
    Abstract: A magnetic junction memory device is provided. The magnetic junction memory device including a sensing circuit including a sensing node, the sensing node being connected to a first end of a transistor and configured to change a voltage of the sensing node in accordance with a resistance of a magnetic junction memory cell, a gating voltage generator circuit configured to generate a gating voltage of the transistor using a reference resistor and a reference voltage, and a read circuit configured to read data from the magnetic junction memory cell using the reference voltage and the voltage of the sensing node.
    Type: Application
    Filed: February 24, 2020
    Publication date: January 21, 2021
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Chan Kyung KIM, Eun Ji LEE, Ji Yean KIM, Tae Seong KIM, Jae Wook JOO
  • Publication number: 20200305282
    Abstract: A printed circuit board assembly includes a first printed circuit board, a second printed circuit board, and a space holding member. The second printed circuit board includes a first rigid substrate region, spaced apart from and opposed to the first printed circuit board, and a flexible substrate region, extended from one side of the first rigid substrate region to be connected to the first printed circuit board. The space holding member includes a first member, disposed between the first printed circuit board and the second printed circuit board to maintain a space therebetween, and a second member configured to fix the first printed circuit board or the second printed circuit board on the first member.
    Type: Application
    Filed: November 7, 2019
    Publication date: September 24, 2020
    Applicant: Samsung Electro-Mechanics Co., Ltd.
    Inventors: Jae-Ho SHIN, Jun-Oh HWANG, Yun-Je JI, Tae-Seong KIM
  • Publication number: 20200243466
    Abstract: A semiconductor device includes a first semiconductor chip having a first bonding layer and a second semiconductor chip stacked on the first semiconductor chip and having a second bonding layer. The first bonding layer includes a first bonding pad, a plurality of first internal vias, and a first interconnection connecting the first bonding pad and the plurality of first internal vias. The second bonding layer includes a second bonding pad bonded to the first bonding pad. An upper surface of the first interconnection and an upper surface of the first bonding pad are coplanar with an upper surface of the first bonding layer. The first interconnection is electrically connected to the plurality of different first internal lines through the plurality of first internal vias.
    Type: Application
    Filed: July 31, 2019
    Publication date: July 30, 2020
    Inventors: Jin Nam Kim, Tae Seong Kim, Hoon Joo Na, Kwang Jin Moon
  • Publication number: 20200161277
    Abstract: A semiconductor package includes a first semiconductor chip and a second semiconductor chip stacked on the first semiconductor chip. The first semiconductor chip includes a substrate having a first via hole, an insulation interlayer formed on the substrate and having a first bonding pad in an outer surface thereof and a second via hole connected to the first via hole and exposing the first bonding pad, and a plug structure formed within the first and second via holes to be connected to the first bonding pad. The second semiconductor chip includes a second bonding pad bonded to the plug structure which is exposed from a surface of the substrate of the first semiconductor chip.
    Type: Application
    Filed: June 4, 2019
    Publication date: May 21, 2020
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-Seung LEE, Kwang-Jin Moon, Tae-Seong Kim, Dae-Suk Lee, Dong-Chan Lim