Patents by Inventor Taek-Sang Song
Taek-Sang Song has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20110140768Abstract: An internal voltage generator includes: a detection unit configured to detect a level of an internal voltage in comparison to a reference voltage; a first driving unit configured to discharge an internal voltage terminal, through which the internal voltage is outputted, in response to an output signal of the detection unit; a current detection unit configured to detect a discharge current flowing through the first driving unit; and a second driving unit configured to charge the internal voltage terminal in response to an output signal of the current detection unit.Type: ApplicationFiled: December 28, 2009Publication date: June 16, 2011Inventors: Taek-Sang SONG, Dae-Han KWON, Jun-Woo LEE
-
Patent number: 7961026Abstract: A phase locked loop that generates an internal clock by controlling a delay time of a delay cell according to conditions of PVT, thereby improving a jitter characteristic of the internal clock. The delay cell includes a first current controller for controlling first and second currents in response to a control voltage, and a second current controller for controlling the first and second currents in response to frequency range selection signals. The phase locked loop includes a phase comparator for comparing a reference clock with a feedback clock, a control voltage generator for generating a control voltage corresponding to an output of the phase comparator, and a voltage controlled oscillator for generating an internal clock having a frequency in response to the control voltage and one or more frequency range control signals, wherein the feedback clock is generated using the internal clock.Type: GrantFiled: December 31, 2007Date of Patent: June 14, 2011Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Kyung-Hoon Kim, Dae-Han Kwon
-
Patent number: 7952438Abstract: An injection locking clock generator can vary the free running frequency of an injection locking oscillator to broaden an operating frequency range of an oscillation signal injected to itself, thereby performing an injection locking with respect to all frequencies of an operating frequency range. The clock generator includes a main oscillator configured to generate oscillation signals of a frequency corresponding to a control voltage, and an injection locking oscillator configured to generate division signals synchronized with the oscillation signals by dividing the oscillation signals, wherein a free running frequency of the injection locking oscillator is set according to the frequency of the oscillation signals.Type: GrantFiled: June 30, 2008Date of Patent: May 31, 2011Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Kyung-Hoon Kim, Dae-Han Kwon
-
Patent number: 7952413Abstract: A clock generating circuit, including a pulse generating unit to generate a plurality of pulse signals based on a reference clock, the pulse signals each having the same period, a phase difference between the adjacent pulse signals being a first phase difference; and a multi-phase clock generating unit to generate a plurality of multi-phase clocks, a phase difference between the adjacent multi-phase clocks being equal to a second phase difference between pulse signals of a pulse signal pair, based on a plurality of unit-phase clock generating units receiving the pulse signal pairs.Type: GrantFiled: June 7, 2010Date of Patent: May 31, 2011Assignee: Hynix Semiconductor Inc.Inventors: Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7952388Abstract: A semiconductor device includes a swing level shifting unit configured to use a first power supply voltage as a power supply voltage, receive a CML clock swinging around a first voltage level, and shift a swing reference voltage level of the CML clock to a second voltage level lower than the first voltage level, and a CML clock transfer buffering unit configured to use a second power supply voltage as a power supply voltage and buffer the CML clock, which is transferred from the swing level shifting unit and swings around the second voltage level.Type: GrantFiled: December 29, 2009Date of Patent: May 31, 2011Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Dae-Han Kwon, Jun-Woo Lee
-
Publication number: 20110121860Abstract: A semiconductor device includes a swing level shifting unit configured to use a first power supply voltage as a power supply voltage, receive a CML clock swinging around a first voltage level, and shift a swing reference voltage level of the CML clock to a second voltage level lower than the first voltage level, and a CML clock transfer buffering unit configured to use a second power supply voltage as a power supply voltage and buffer the CML clock, which is transferred from the swing level shifting unit and swings around the second voltage level.Type: ApplicationFiled: December 29, 2009Publication date: May 26, 2011Inventors: Taek-Sang SONG, Dae-Han Kwon, Jun-Woo Lee
-
Patent number: 7948814Abstract: A semiconductor memory device including a clock input for receiving a source clock and supplying a generated clock to a plurality of clock transmission lines; a plurality of clock amplifiers, each amplifying a respective generated clock loaded on one of the plurality of clock transmission lines in response to a column enable signal; and a data input/output for inputting/outputting a plurality of data in response to the amplified clocks output by the plurality of clock amplifiers.Type: GrantFiled: June 30, 2008Date of Patent: May 24, 2011Assignee: Hynix Semiconductor Inc.Inventors: Dae-Han Kwon, Kyung-Hoon Kim, Taek-Sang Song
-
Patent number: 7929358Abstract: A data output circuit includes a serial data output unit for outputting a plurality of parallel data as serial data according to an operation mode, an internal information output unit for outputting internal information data according to the operation mode, and a buffering unit for receiving the serial data and the internal information data through an identical input end and buffering the received data.Type: GrantFiled: December 3, 2008Date of Patent: April 19, 2011Assignee: Hynix Semiconductor Inc.Inventors: Jun-Woo Lee, Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7884647Abstract: There is provided an output driver, which includes a pre-driver configured to generate a main driving control signal in response to a data signal, a main driver configured to drive an output terminal in response to the main driving control signal, an auxiliary driving control signal generator configured to generate an auxiliary driving control signal having an activation interval corresponding to the data signal and an interval control signal, and an auxiliary driver configured to drive the output terminal in response to the auxiliary driving control signal.Type: GrantFiled: December 3, 2008Date of Patent: February 8, 2011Assignee: Hynix Semiconductor Inc.Inventors: Kyung-Hoon Kim, Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7876148Abstract: A low pass filter includes a driver unit configured to output a voltage proportional to an input pulse width, a charge/discharge unit configured to charge the output voltage of the driver unit, a comparator unit configured to compare an output voltage of the charge/discharge unit with a reference value to output a square wave signal, and a switching unit configured to switch the charge/discharge unit to an operation state, based on a bandwidth expansion signal.Type: GrantFiled: December 28, 2008Date of Patent: January 25, 2011Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Kyung-Hoon Kim, Dae-Han Kwon, Dae-Kun Yoon
-
Patent number: 7863955Abstract: A semiconductor device includes a pulse signal generating unit for generating a plurality of pulse signals each of which has a different pulse width from each other, a signal multiplexing unit for outputting one of the plurality of the pulse signals as an enable signal in response to frequencies of external clock signals, and a duty ratio detecting unit for detecting a duty ratio of the external clock signals in response to the enable signal.Type: GrantFiled: December 27, 2007Date of Patent: January 4, 2011Assignee: Hynix Semiconductor Inc.Inventors: Dae-Han Kwon, Kyung-Hoon Kim, Dae-Kun Yoon, Taek-Sang Song
-
Patent number: 7855933Abstract: A semiconductor memory device with a clock synchronization circuit capable of performing a desired phase/frequency locking operation, without the jitter peaking phenomenon and the pattern jitter of an oscillation control voltage signal using injection locking. The device includes a phase-locked loop that detects a phase/frequency difference between a feedback clock signal and a reference clock signal to generate an oscillation control voltage signal corresponding to the detected phase/frequency difference, and generates the feedback clock signal corresponding to the oscillation control voltage signal. An injection locking oscillation unit sets up a free running frequency in response to the oscillation control voltage signal and generates an internal clock signal which is synchronized with the reference clock signal.Type: GrantFiled: June 30, 2008Date of Patent: December 21, 2010Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Kyung-Hoon Kim, Dae-Han Kwon, Dae-Kun Yoon
-
Patent number: 7834611Abstract: A bandgap reference generating circuit includes an operational amplifier configured to generate a bandgap reference voltage; and a gain controller configured to control a gain of the operational amplifier with different values in a normal mode and a low power mode.Type: GrantFiled: November 7, 2008Date of Patent: November 16, 2010Assignee: Hynix Semiconductor Inc.Inventors: Kyung-Hoon Kim, Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7830282Abstract: A semiconductor device includes a plurality of synchronization blocks configured to sequentially synchronize a plurality of input signals swinging in a complementary metal oxide semiconductor (CMOS) region with multi-phase clock signals to output a plurality of output signals swinging in a current mode logic (CML) region, a plurality of first swing region converting blocks configured to convert the plurality of output signals to a plurality of converted output signals swinging in the CMOS region, a serialization block configured to serialize a plurality of converted output signals, thereby outputting a serialized signal swinging in the CML region, and a second swing region converting block configured to convert the serialized signal to a serialized output signal swinging in the CMOS region.Type: GrantFiled: December 29, 2008Date of Patent: November 9, 2010Assignee: Hynix Semiconductor Inc.Inventors: Jun-Woo Lee, Taek-Sang Song
-
Patent number: 7812650Abstract: Bias voltage generator circuit and clock synchronizing circuit includes a bias unit configured to control a current in response to a bandwidth control signal, an amplification unit configured to differentially amplify an input signal in response to the current controlled by the bias unit and an output unit configured to receive an output signal of the amplification unit to output the bias voltage.Type: GrantFiled: June 9, 2008Date of Patent: October 12, 2010Assignee: Hynix Semiconductor Inc.Inventors: Taek-Sang Song, Kyung-Hoon Kim, Dae-Han Kwon, Dae-Kun Yoon
-
Publication number: 20100237922Abstract: A clock generating circuit, including a pulse generating unit to generate a plurality of pulse signals based on a reference clock, the pulse signals each having the same period, a phase difference between the adjacent pulse signals being a first phase difference; and a multi-phase clock generating unit to generate a plurality of multi-phase clocks, a phase difference between the adjacent multi-phase clocks being equal to a second phase difference between pulse signals of a pulse signal pair, based on a plurality of unit-phase clock generating units receiving the pulse signal pairs.Type: ApplicationFiled: June 7, 2010Publication date: September 23, 2010Inventors: Dae-Han KWON, Taek-Sang Song
-
Patent number: 7796064Abstract: A parallel-to-serial converter includes a data input unit configured to receive a plurality of parallel data by using a plurality of clock signals having different phases, and a parallel-to-serial conversion unit configured to sequentially select and output an output signal of the data input unit by using a plurality of clock signals having a predetermined phase difference from the plurality of clock signals used in the data input unit.Type: GrantFiled: June 30, 2008Date of Patent: September 14, 2010Assignee: Hynix Semiconductor Inc.Inventors: Kyung-Hoon Kim, Dae-Han Kwon, Chang-Kyu Choi, Taek-Sang Song
-
Patent number: 7791391Abstract: A quadrature phase correction circuit includes an N-bit code counter configured to generate an N-bit code value according to a detected phase difference when a quadrature phase correction is carried out, N-bit code values are stored according to a plurality of detected phase differences. A controller shares the N-bit code counter, controls the generation of the N-bit code values according to the plurality of detected phase differences, and controls the storing of the N-bit code values in an allocated space of the storage by use of a multiplexer configured to provide the plurality of detected phase differences to the N-bit code counter, and a demultiplexer configured to store the N-bit code values in the allocated space of the storage.Type: GrantFiled: June 30, 2008Date of Patent: September 7, 2010Assignee: Hynix Semiconductor Inc.Inventors: Dae-Kun Yoon, Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7760002Abstract: A clock generating circuit, including a pulse generating unit to generate a plurality of pulse signals based on a reference clock, the pulse signals each having the same period, a phase difference between the adjacent pulse signals being a first phase difference; and a multi-phase clock generating unit to generate a plurality of multi-phase clocks, a phase difference between the adjacent multi-phase clocks being equal to a second phase difference between pulse signals of a pulse signal pair, based on a plurality of unit-phase clock generating units receiving the pulse signal pairs.Type: GrantFiled: December 1, 2008Date of Patent: July 20, 2010Assignee: Hynix Semiconductor, Inc.Inventors: Dae-Han Kwon, Taek-Sang Song
-
Patent number: 7738621Abstract: A counter with overflow prevention capability includes a counting unit configured to count an output code in response to an input signal and an overflow preventing unit configured to control the counting unit to stop counting the output code when a current value of the output code is a maximum value but a previous value thereof is not the maximum value.Type: GrantFiled: December 28, 2007Date of Patent: June 15, 2010Assignee: Hynix Semiconductor Inc.Inventors: Dae-Kun Yoon, Kyung-Hoon Kim, Dae-Han Kwon, Taek-Sang Song