Patents by Inventor Tooru Komagawa

Tooru Komagawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040174372
    Abstract: A microprocessor for processing a large quantity of graphics data. The microprocessor independent of a CPU has two ports, and performs an instruction fetch and a data access or a memory access simultaneously to two memories mounted on separate buses. A graphics processing apparatus provided by the microprocessor transfers graphics data between a system memory and a frame memory at high speeds.
    Type: Application
    Filed: March 12, 2004
    Publication date: September 9, 2004
    Inventors: Hiromichi Yamada, Tadashi Fukushima, Shigeru Matsuo, Takashi Miyamoto, Tooru Komagawa, Syoji Yoshida
  • Patent number: 6727903
    Abstract: A microprocessor suitable for processing a large quantity of graphics data. Graphics processing apparatus and method using the microprocessor are also disclosed. The microprocessor independent of a CPU has two ports, and performs an instruction fetch and a data access or a memory access simultaneously to two memories mounted on separate buses. In the graphics processing apparatus in which this microprocessor is employed, the graphics transfer between a system memory and a frame memory can be performed at higher speed.
    Type: Grant
    Filed: October 8, 1999
    Date of Patent: April 27, 2004
    Assignee: Hitachi, Ltd.
    Inventors: Hiromichi Yamada, Tadashi Fukushima, Shigeru Matsuo, Takashi Miyamoto, Tooru Komagawa, Syoji Yoshida
  • Patent number: 6229543
    Abstract: A microprocessor for processing a large quantity of graphics data. The microprocessor independent of a CPU has two ports, and performs an instruction fetch and a data access or a memory access simultaneously to two memories mounted on separate buses. A graphics processing apparatus provided by the microprocessor transfers the graphics data between a system memory and a frame memory at high speeds.
    Type: Grant
    Filed: April 20, 1990
    Date of Patent: May 8, 2001
    Assignee: Hitachi, Ltd.
    Inventors: Hiromichi Yamada, Tadashi Fukushima, Shigeru Matsuo, Takashi Miyamoto, Tooru Komagawa, Syoji Yoshida
  • Patent number: 5664161
    Abstract: In a graphic processing system, there are provided a main memory, a buffer containing a bit map memory for holding display data, a central processing unit for performing a data process involving a translation from a virtual address into a physical address so as to access the main memory, a graphic processor connected to the main memory and buffer, for processing data into a display form, and a system bus interface connected to the central processing unit, main memory and graphic processor, capable of exchanging the data among them.
    Type: Grant
    Filed: June 7, 1995
    Date of Patent: September 2, 1997
    Assignee: Hitachi, Ltd.
    Inventors: Tadashi Fukushima, Shigeru Matsuo, Shoji Yoshida, Tooru Komagawa
  • Patent number: 5507026
    Abstract: In a graphic processing system, there are provided a main memory, a buffer containing a bit map memory for holding display data, a central processing unit for performing a data process involving a translation from a virtual address into a physical address so as to access the main memory, a graphic processor connected to the main memory and buffer, for processing data into a display form, and a system bus interface connected to the central processing unit, main memory and graphic processor, capable of exchanging the data among them.
    Type: Grant
    Filed: September 6, 1994
    Date of Patent: April 9, 1996
    Assignee: Hitachi, Ltd.
    Inventors: Tadashi Fukushima, Shigeru Matsuo, Shoji Yoshida, Tooru Komagawa
  • Patent number: 5369744
    Abstract: In a graphic processing system, there are provided a main memory, a buffer containing a bit map memory for holding display data, a central processing unit for performing a data process involving a translation from a virtual address into a physical address to access the main memory, a graphic processor connected to the main memory and buffer, for processing data into a display form, and a system bus interface connected to the central processing unit, main memory and graphic processor, capable of exchanging the data among them.
    Type: Grant
    Filed: October 12, 1990
    Date of Patent: November 29, 1994
    Assignee: Hitachi, Ltd.
    Inventors: Tadashi Fukushima, Shigeru Matsuo, Shoji Yoshida, Tooru Komagawa
  • Patent number: 5192943
    Abstract: A cursor display control in a graphic display system is provided in which a storage range is provided for exclusive use for a cursor pattern and a desired shape is defined in the storage range to thereby perform a high-speed cursor movement. A display control apparatus in the graphic display system includes a memory for storing a cursor pattern, shift register for performing a shift processing in a non-display period of the cursor for positioning in the display screen, and parallel-serial converter for performing parallel to serial conversion at the display timing of the cursor, whereby the apparatus is suitable to be integrated in the form of an LSI and the cursor can be moved at a high speed on the screen.
    Type: Grant
    Filed: September 17, 1990
    Date of Patent: March 9, 1993
    Assignees: Hitachi, Ltd., Hitachi Engineering Co., Ltd.
    Inventors: Shigeru Matsuo, Tadashi Fukushima, Tooru Komagawa, Masahisa Narita
  • Patent number: 4979103
    Abstract: A method and apparatus for controlling a plurality of bus interfaces in a system including on one chip a central processing unit and an internal memory. A first operand retrieving operation is executed by a first operand retrieving unit when one operand is discriminated that is located outside a chip, and a second operand retrieving operation is executed by a second operand retrieving unit when another operand is discriminated that is located inside the chip, so that the operand is read to the central processing unit in accordance with the bus interface signals of the first and the second operand retrieving units.
    Type: Grant
    Filed: March 31, 1988
    Date of Patent: December 18, 1990
    Assignee: Hitachi, Ltd.
    Inventors: Hiroyuki Kida, Tooru Komagawa, Hideo Maejima