Patents by Inventor Toshihiro Tada
Toshihiro Tada has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 11800635Abstract: A capacitor is disposed on a substrate that is insulative. An inductor is disposed on the substrate. The inductor includes a conductor pattern having at least one end connected to the capacitor. The capacitor includes a dielectric film that mainly contains the same constituent element as a constituent element mainly contained in the substrate and at least two electrodes that face each other with the dielectric film interposed therebetween.Type: GrantFiled: April 16, 2021Date of Patent: October 24, 2023Assignee: Murata Manufacturing Co., Ltd.Inventors: Jyou Kikura, Toshihiro Tada, Tadashi Washimori
-
Patent number: 11515442Abstract: An optical semiconductor element having a mesa portion includes a substrate and semiconductor layers on the substrate. The optical semiconductor element further includes a first contact electrode, a second contact electrode on the semiconductor layer, first and second lead-out wires connected to the first and second contact electrodes, respectively, and an insulating film covering at least an upper surface of the semiconductor layer and the second contact electrode. The second lead-out wire is connected to the second contact electrode in an opening of the insulating film. An outer peripheral end of the second contact electrode in at least a portion where the second contact electrode and the second lead-out wire are connected is above and outside an outer peripheral end of a connection portion with the semiconductor layer, and an inner peripheral end is above and inside an inner peripheral end of the connection portion with the semiconductor layer.Type: GrantFiled: October 2, 2020Date of Patent: November 29, 2022Assignee: Murata Manufacturing Co., Ltd.Inventors: Kenji Fujimoto, Koshi Himeda, Toshihiro Tada, Tetsuro Toritsuka, Shinji Kaburaki
-
Patent number: 11380601Abstract: A semiconductor chip is mounted on a substrate in a face-down manner. A metal film is arranged on a back surface of the semiconductor chip facing an opposite side from the substrate away from an edge of the back surface. A sealing resin layer seals the semiconductor chip with a part of the metal film being exposed from the sealing resin layer.Type: GrantFiled: January 16, 2020Date of Patent: July 5, 2022Assignee: Murata Manufacturing Co., Ltd.Inventors: Atsushi Kurokawa, Yuichi Sano, Toshihiro Tada
-
Patent number: 11335617Abstract: An electronic component whose reliability is less likely to decrease while its thermal conductivity is maintained. A semiconductor chip is mounted on a substrate. The semiconductor chip is sealed with a sealing resin layer. The sealing resin layer includes a binder and two types of fillers having a plurality of particles dispersed in the binder. As the two types of fillers, fillers at least one of whose physical quantities, which are average particle diameter and density, are different from each other are used. The total volume density of the fillers in the sealing resin layer decreases in an upward direction from the substrate, and a portion of the sealing resin layer in a height direction of the sealing resin layer has an area in which the two types of fillers are present in a mixed manner.Type: GrantFiled: January 16, 2020Date of Patent: May 17, 2022Assignee: Murata Manufacturing Co., Ltd.Inventors: Hiroaki Tokuya, Yuichi Sano, Toshihiro Tada
-
Publication number: 20210329773Abstract: A capacitor is disposed on a substrate that is insulative. An inductor is disposed on the substrate. The inductor includes a conductor pattern having at least one end connected to the capacitor. The capacitor includes a dielectric film that mainly contains the same constituent element as a constituent element mainly contained in the substrate and at least two electrodes that face each other with the dielectric film interposed therebetween.Type: ApplicationFiled: April 16, 2021Publication date: October 21, 2021Applicant: Murata Manufacturing Co., Ltd.Inventors: Jyou KIKURA, Toshihiro TADA, Tadashi WASHIMORI
-
Publication number: 20210036176Abstract: An optical semiconductor element having a mesa portion includes a substrate and semiconductor layers on the substrate. The optical semiconductor element further includes a first contact electrode, a second contact electrode on the semiconductor layer, first and second lead-out wires connected to the first and second contact electrodes, respectively, and an insulating film covering at least an upper surface of the semiconductor layer and the second contact electrode. The second lead-out wire is connected to the second contact electrode in an opening of the insulating film. An outer peripheral end of the second contact electrode in at least a portion where the second contact electrode and the second lead-out wire are connected is above and outside an outer peripheral end of a connection portion with the semiconductor layer, and an inner peripheral end is above and inside an inner peripheral end of the connection portion with the semiconductor layer.Type: ApplicationFiled: October 2, 2020Publication date: February 4, 2021Applicant: Murata Manufacturing Co., Ltd.Inventors: Kenji FUJIMOTO, Koshi HIMEDA, Toshihiro TADA, Tetsuro TORITSUKA, Shinji KABURAKI
-
Publication number: 20200152545Abstract: A semiconductor chip is mounted on a substrate in a face-down manner. A metal film is arranged on a back surface of the semiconductor chip facing an opposite side from the substrate away from an edge of the back surface. A sealing resin layer seals the semiconductor chip with a part of the metal film being exposed from the sealing resin layer.Type: ApplicationFiled: January 16, 2020Publication date: May 14, 2020Applicant: Murata Manufacturing Co., Ltd.Inventors: Atsushi KUROKAWA, Yuichi SANO, Toshihiro TADA
-
Publication number: 20200152536Abstract: An electronic component whose reliability is less likely to decrease while its thermal conductivity is maintained. A semiconductor chip is mounted on a substrate. The semiconductor chip is sealed with a sealing resin layer. The sealing resin layer includes a binder and two types of fillers having a plurality of particles dispersed in the binder. As the two types of fillers, fillers at least one of whose physical quantities, which are average particle diameter and density, are different from each other are used. The total volume density of the fillers in the sealing resin layer decreases in an upward direction from the substrate, and a portion of the sealing resin layer in a height direction of the sealing resin layer has an area in which the two types of fillers are present in a mixed manner.Type: ApplicationFiled: January 16, 2020Publication date: May 14, 2020Applicant: Murata Manufacturing Co., Ltd.Inventors: Hiroaki Tokuya, Yuichi Sano, Toshihiro Tada