Patents by Inventor Toshiro Tsukada

Toshiro Tsukada has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7227482
    Abstract: In a first-order complex band-pass filter, multiplexers are alternately switched over between time intervals of phases A and B, where the multiplexers includes two multiplexers provided at input and output stages, and a multiplexer provided in a feedback circuit of each of first-order filters and being switching over whether to invert a sign of a feedback signal. Then in a circuit part sandwiched between the multiplexers, a processing performed by an I circuit part and a processing performed by a Q circuit part are alternately switched over so that a sign of a signal inputted to an adder is inverted.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: June 5, 2007
    Assignee: Semiconductor Technology Academic Research Center
    Inventors: Hao San, Haruo Kobayashi, Hiroki Wada, Akira Hayakawa, Hiroyuki Hagiwara, Yoshitaka Jingu, Kazuyuki Kobayashi, Toshiro Tsukada
  • Publication number: 20060284751
    Abstract: In a first-order complex band-pass filter, multiplexers are alternately switched over between time intervals of phases A and B, where the multiplexers includes two multiplexers provided at input and output stages, and a multiplexer provided in a feedback circuit of each of first-order filters and being switching over whether to invert a sign of a feedback signal. Then in a circuit part sandwiched between the multiplexers, a processing performed by an I circuit part and a processing performed by a Q circuit part are alternately switched over so that a sign of a signal inputted to an adder is inverted.
    Type: Application
    Filed: April 24, 2006
    Publication date: December 21, 2006
    Applicant: Semiconductor Technology Academic Research Center
    Inventors: Hao San, Haruo Kobayashi, Hiroki Wada, Akira Hayakawa, Hiroyuki Hagiwara, Yoshitaka Jingu, Kazuyuki Kobayashi, Toshiro Tsukada
  • Patent number: 5113090
    Abstract: A voltage comparator is provided including a differential amplifier, first, second and third switches, and first and second capacitors. A fourth switch is connected in series between the second and third switches and an input terminal of the differential amplifier. A first input voltage is sampled and held at the first capacitor through the first switch and at the second capacitor through the second and fourth switches, respectively. Thereafter, since the third switch is turned on and the fourth switch is turned off, the first input voltage is sampled and held at the input capacitor of the differential amplifier. Thereafter, the third switch is turned off and the fourth switch turned on. As a result, an on and off operation of the fourth switch is controlled so that a second input voltage which has been sampled at the second capacitor immediately before the switch is turned off is applied to the input capacitor of the differential amplifier.
    Type: Grant
    Filed: August 29, 1990
    Date of Patent: May 12, 1992
    Assignees: Hitachi Ltd., Hitachi VLSI Engineering Corporation
    Inventors: Eiki Imaizumi, Kunihiko Usui, Tatsuji Matsuura, Toshiro Tsukada, Seiichi Ueda, Hiroshi Sato
  • Patent number: 4825287
    Abstract: According to the present invention, the number of elements of a signal processing circuit or the like can be drastically reduced by conducting a time-multiplex processing. In a transversal filter having a coefficient of symmetry of 16 taps, for example, the prior art requires about 58,000 transistors. In case four signal processing cores (i.e., SPC) having a function of four taps are used, the number of transistors required can be reduced to about 34,000 by a duplexing process. In case two SPCs having a function of eight taps are used, the number can be reduced to about 19,000 by a quadplexing process. In case, moreover, one SPC having a function of sixteen taps is used, the number can be reduced to about 13,000 by an octaplexing process. Here, the reason why the number of elements is not halved even if the number of the SPCs is halved is that the number of elements to be used in control circuits, memories and so on increases.
    Type: Grant
    Filed: June 18, 1987
    Date of Patent: April 25, 1989
    Assignee: Hitachi, Ltd.
    Inventors: Toru Baji, Tatsuji Matsuura, Toshiro Tsukada, Shinya Ohba
  • Patent number: 4745393
    Abstract: In a serial-parallel A/D converter, at least two sets of comparators are provided for the conversion of the low-order bits and are operated in a cyclic fashion. Since the subsequent input can be subjected to the A/D conversion without waiting for the determination of the low-order bits, the conversion speed is increased.
    Type: Grant
    Filed: September 24, 1986
    Date of Patent: May 17, 1988
    Assignees: Hitachi, Ltd, Hitachi VLSI Engineering Corp.
    Inventors: Toshiro Tsukada, Seiichi Ueda, Tatsuji Matsuura, Yuichi Nakatani, Eiki Imaizumi
  • Patent number: 4368457
    Abstract: An analog-to-digital converter comprising a capacitive element for storing an analog input signal, a discharge means for discharging the charge stored in said capacitive element, a means for counting the number of clockpulses between the time of discharge starting and the time at which the voltage at the output of said capacitive element reaches a certain detection level, and a bias voltage supply means for supplying a bias voltage in order to bring the voltage at the output terminal of said capacitive element at the discharge starting time above said detection level.
    Type: Grant
    Filed: March 20, 1978
    Date of Patent: January 11, 1983
    Assignee: Hitachi Ltd.
    Inventors: Toshiro Tsukada, Hisashi Tsuruoka, Michio Hara
  • Patent number: 4250493
    Abstract: The constant-current circuit consists of two MISFETs connected in series and a gate bias circuit for these MISFETs. The drain voltage of the first MISFET is maintained substantially constant by the source voltage of the second MISFET. The first MISFET does not sustain the channel length modulation, because its drain voltage is substantially constant. Consequently, a constant output current is obtained through the drain of the second MISFET.
    Type: Grant
    Filed: July 18, 1978
    Date of Patent: February 10, 1981
    Assignee: Hitachi, Ltd.
    Inventors: Toshimasa Kihara, Toshiro Tsukada
  • Patent number: 4178585
    Abstract: An analog-to-digital converter comprising a capacitor for storing an analog input signal, a constant current discharging circuit coupled with the capacitor for discharging the charge stored therein, a level detection circuit connected to the input terminal of the capacitor, a counter connected to the output terminal of the level detection circuit for counting the number of clock-pulses between the time of discharge start and the time when the voltage at the input terminal of the capacitor drops to a detection level of the level detection circuit, a bias voltage supply means connected in series with the capacitor for adding a bias voltage to the voltage at the input terminal of said capacitor, and a switch connected in parallel with the capacitor for short-circuiting the capacitor when the voltage at the input terminal of said capacitor drops to the detection level.
    Type: Grant
    Filed: August 22, 1978
    Date of Patent: December 11, 1979
    Assignee: Hitachi, Ltd.
    Inventors: Katsuaki Takagi, Toshiro Tsukada, Hisashi Tsuruoka, Michio Hara