Patents by Inventor Toshiyuki Hiraki

Toshiyuki Hiraki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170270063
    Abstract: A semiconductor device according to the present invention includes a plurality of masters (100), a memory controller (400a), a bus that connects the plurality of masters (100) and the memory controller (400a), a QoS information register (610) that stores QoS information of the plurality of masters (100), a right grant number controller (602) that calculates the number of grantable access rights based on space information of a buffer (401) of the memory controller (400a), a right grant selection controller (603a) that selects the master (100) which will be granted the access right based on the QoS information of the QoS information register (610) and the number of grantable rights from the right grant number controller (602), and a request issuing controller (201a) that does not pass a request of the master (100) which has not been granted the access right from the right grant selection controller (603a).
    Type: Application
    Filed: October 1, 2015
    Publication date: September 21, 2017
    Applicant: Renesas Electronics Corporation
    Inventors: Sho YAMANAKA, Toshiyuki HIRAKI, Yoshihiko HOTTA, Takahiro IRITA
  • Publication number: 20080276021
    Abstract: A data transfer control apparatus has a plurality of bus slaves connected to a bus master via a bus interface unit for RAM connected to the bus master via a master bus, and a transfer bus which connects the first bus slave and plural second bus slaves in the plurality of bus slaves. When an instruction to execute data transfer via the transfer bus is given by a transfer instruction signal, data transfer between one second bus slave selected from the plural second bus slaves and the first bus slave via the transfer bus is carried out in response to a control signal contained in a control signal bus on a slave bus for RAM.
    Type: Application
    Filed: June 3, 2008
    Publication date: November 6, 2008
    Applicant: Renesas Technology Corp.
    Inventors: Ryohei Higuchi, Toshiyuki Hiraki
  • Patent number: 7395364
    Abstract: A data transfer control apparatus has a plurality of bus slaves connected to a bus master via a bus interface unit for RAM connected to the bus master via a master bus, and a transfer bus which connects the first bus slave and plural second bus slaves in the plurality of bus slaves. When an instruction to execute data transfer via the transfer bus is given by a transfer instruction signal, data transfer between one second bus slave selected from the plural second bus slaves and the first bus slave via the transfer bus is carried out in response to a control signal contained in a control signal bus on a slave bus for RAM.
    Type: Grant
    Filed: May 18, 2007
    Date of Patent: July 1, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Ryohei Higuchi, Toshiyuki Hiraki
  • Publication number: 20070226391
    Abstract: A data transfer control apparatus has a plurality of bus slaves connected to a bus master via a bus interface unit for RAM connected to the bus master via a master bus, and a transfer bus which connects the first bus slave and plural second bus slaves in the plurality of bus slaves. When an instruction to execute data transfer via the transfer bus is given by a transfer instruction signal, data transfer between one second bus slave selected from the plural second bus slaves and the first bus slave via the transfer bus is carried out in response to a control signal contained in a control signal bus on a slave bus for RAM.
    Type: Application
    Filed: May 18, 2007
    Publication date: September 27, 2007
    Inventors: Ryohei Higuchi, Toshiyuki Hiraki
  • Patent number: 7240138
    Abstract: A data transfer control apparatus has a plurality of bus slaves connected to a bus master via a bus interface unit for RAM connected to the bus master via a master bus, and a transfer bus which connects the first bus slave and plural second bus slaves in the plurality of bus slaves. When an instruction to execute data transfer via the transfer bus is given by a transfer instruction signal, data transfer between one second bus slave selected from the plural second bus slaves and the first bus slave via the transfer bus is carried out in response to a control signal contained in a control signal bus on a slave bus for RAM.
    Type: Grant
    Filed: October 22, 2003
    Date of Patent: July 3, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Ryohei Higuchi, Toshiyuki Hiraki
  • Publication number: 20040205278
    Abstract: A data transfer control apparatus has a plurality of bus slaves connected to a bus master via a bus interface unit for RAM connected to the bus master via a master bus, and a transfer bus which connects the first bus slave and plural second bus slaves in the plurality of bus slaves. When an instruction to execute data transfer via the transfer bus is given by a transfer instruction signal, data transfer between one second bus slave selected from the plural second bus slaves and the first bus slave via the transfer bus is carried out in response to a control signal contained in a control signal bus on a slave bus for RAM.
    Type: Application
    Filed: October 22, 2003
    Publication date: October 14, 2004
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Ryohei Higuchi, Toshiyuki Hiraki
  • Patent number: 5777999
    Abstract: When a signal indicating a transition state from a synchronized state to an asynchronous state is outputted from a synchronous state register 8, data "0" generated by a "0" generating circuit 20 are stored in a data memory 10 instead of an output of an audio signal generating circuit 6, thus initializing the data memory 10 in advance. In a conventional coded-signal decoding circuit, when a transition was made from a synchronized state to an asynchronous state after failing to establish synchronization, the data memory 10 had to be initialized at a point in time before starting the next synchronous detection, presenting a problem in terms of time. To achieve this, a synchronous control method, a synchronous detecting circuit, and a synchronous detection method are provided.
    Type: Grant
    Filed: May 27, 1997
    Date of Patent: July 7, 1998
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Toshiyuki Hiraki, Akira Yamada, Masashi Oki
  • Patent number: 5485418
    Abstract: An associative memory comprises a CAM array which is divided into a plurality of blocks, block select means, decoder means, and output means. The associative memory receives an externally supplied input address having first, second, and third parts. Which entry row in the CAM should be compared with the first part (TAG address) of the input address is determined by the second and third parts of the input address. The block select means responsive to the second part of the input address selects a block in the CAM. The decoder means responsive to the third part of the input address selects one out of a plurality of entry rows in the selected block. A comparison operation is carried out in each of the entry rows in the selected block. Since not all the entry rows are selected for comparison operations, power consumption can be reduced.
    Type: Grant
    Filed: May 21, 1992
    Date of Patent: January 16, 1996
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Toshiyuki Hiraki, Masayuki Hata
  • Patent number: 5333127
    Abstract: For performing the coincidence detection between data stored in a memory and comparison data supplied from an external at a high speed, the positive data of a memory 1a is transmitted to a positive sense amplifier 2-1, the negative data is transmitted to a negative sense amplifier, and comparison data 5 and the inverted data thereof are respectively inputted as activating signals of the positive and negative sense amplifiers to an activating circuit. Due to the comparison data, the output of the non-activated sense amplifier always becomes "H". On the other hand, the activated sense amplifier senses and outputs its input potential. The output signals of these sense amplifiers are inputted to a coincidence signal outputting circuit to determine a coincidence signal.
    Type: Grant
    Filed: June 17, 1992
    Date of Patent: July 26, 1994
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Toshiyuki Hiraki, Masayuki Hata